162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/***************************************************************************/
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/*
562306a36Sopenharmony_ci *	timers.c -- generic ColdFire hardware timer support.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *	Copyright (C) 1999-2008, Greg Ungerer <gerg@snapgear.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/***************************************************************************/
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/kernel.h>
1362306a36Sopenharmony_ci#include <linux/init.h>
1462306a36Sopenharmony_ci#include <linux/sched.h>
1562306a36Sopenharmony_ci#include <linux/interrupt.h>
1662306a36Sopenharmony_ci#include <linux/irq.h>
1762306a36Sopenharmony_ci#include <linux/profile.h>
1862306a36Sopenharmony_ci#include <linux/clocksource.h>
1962306a36Sopenharmony_ci#include <asm/io.h>
2062306a36Sopenharmony_ci#include <asm/traps.h>
2162306a36Sopenharmony_ci#include <asm/machdep.h>
2262306a36Sopenharmony_ci#include <asm/coldfire.h>
2362306a36Sopenharmony_ci#include <asm/mcftimer.h>
2462306a36Sopenharmony_ci#include <asm/mcfsim.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/***************************************************************************/
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci *	By default use timer1 as the system clock timer.
3062306a36Sopenharmony_ci */
3162306a36Sopenharmony_ci#define	FREQ	(MCF_BUSCLK / 16)
3262306a36Sopenharmony_ci#define	TA(a)	(MCFTIMER_BASE1 + (a))
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/*
3562306a36Sopenharmony_ci *	These provide the underlying interrupt vector support.
3662306a36Sopenharmony_ci *	Unfortunately it is a little different on each ColdFire.
3762306a36Sopenharmony_ci */
3862306a36Sopenharmony_civoid coldfire_profile_init(void);
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#if defined(CONFIG_M53xx) || defined(CONFIG_M5441x)
4162306a36Sopenharmony_ci#define	__raw_readtrr	__raw_readl
4262306a36Sopenharmony_ci#define	__raw_writetrr	__raw_writel
4362306a36Sopenharmony_ci#else
4462306a36Sopenharmony_ci#define	__raw_readtrr	__raw_readw
4562306a36Sopenharmony_ci#define	__raw_writetrr	__raw_writew
4662306a36Sopenharmony_ci#endif
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistatic u32 mcftmr_cycles_per_jiffy;
4962306a36Sopenharmony_cistatic u32 mcftmr_cnt;
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci/***************************************************************************/
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic void init_timer_irq(void)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci#ifdef MCFSIM_ICR_AUTOVEC
5662306a36Sopenharmony_ci	/* Timer1 is always used as system timer */
5762306a36Sopenharmony_ci	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI3,
5862306a36Sopenharmony_ci		MCFSIM_TIMER1ICR);
5962306a36Sopenharmony_ci	mcf_mapirq2imr(MCF_IRQ_TIMER, MCFINTC_TIMER1);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#ifdef CONFIG_HIGHPROFILE
6262306a36Sopenharmony_ci	/* Timer2 is to be used as a high speed profile timer  */
6362306a36Sopenharmony_ci	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3,
6462306a36Sopenharmony_ci		MCFSIM_TIMER2ICR);
6562306a36Sopenharmony_ci	mcf_mapirq2imr(MCF_IRQ_PROFILER, MCFINTC_TIMER2);
6662306a36Sopenharmony_ci#endif
6762306a36Sopenharmony_ci#endif /* MCFSIM_ICR_AUTOVEC */
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/***************************************************************************/
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic irqreturn_t mcftmr_tick(int irq, void *dummy)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	/* Reset the ColdFire timer */
7562306a36Sopenharmony_ci	__raw_writeb(MCFTIMER_TER_CAP | MCFTIMER_TER_REF, TA(MCFTIMER_TER));
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	mcftmr_cnt += mcftmr_cycles_per_jiffy;
7862306a36Sopenharmony_ci	legacy_timer_tick(1);
7962306a36Sopenharmony_ci	return IRQ_HANDLED;
8062306a36Sopenharmony_ci}
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci/***************************************************************************/
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistatic u64 mcftmr_read_clk(struct clocksource *cs)
8562306a36Sopenharmony_ci{
8662306a36Sopenharmony_ci	unsigned long flags;
8762306a36Sopenharmony_ci	u32 cycles;
8862306a36Sopenharmony_ci	u16 tcn;
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	local_irq_save(flags);
9162306a36Sopenharmony_ci	tcn = __raw_readw(TA(MCFTIMER_TCN));
9262306a36Sopenharmony_ci	cycles = mcftmr_cnt;
9362306a36Sopenharmony_ci	local_irq_restore(flags);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	return cycles + tcn;
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/***************************************************************************/
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic struct clocksource mcftmr_clk = {
10162306a36Sopenharmony_ci	.name	= "tmr",
10262306a36Sopenharmony_ci	.rating	= 250,
10362306a36Sopenharmony_ci	.read	= mcftmr_read_clk,
10462306a36Sopenharmony_ci	.mask	= CLOCKSOURCE_MASK(32),
10562306a36Sopenharmony_ci	.flags	= CLOCK_SOURCE_IS_CONTINUOUS,
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci/***************************************************************************/
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_civoid hw_timer_init(void)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	int r;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	__raw_writew(MCFTIMER_TMR_DISABLE, TA(MCFTIMER_TMR));
11562306a36Sopenharmony_ci	mcftmr_cycles_per_jiffy = FREQ / HZ;
11662306a36Sopenharmony_ci	/*
11762306a36Sopenharmony_ci	 *	The coldfire timer runs from 0 to TRR included, then 0
11862306a36Sopenharmony_ci	 *	again and so on.  It counts thus actually TRR + 1 steps
11962306a36Sopenharmony_ci	 *	for 1 tick, not TRR.  So if you want n cycles,
12062306a36Sopenharmony_ci	 *	initialize TRR with n - 1.
12162306a36Sopenharmony_ci	 */
12262306a36Sopenharmony_ci	__raw_writetrr(mcftmr_cycles_per_jiffy - 1, TA(MCFTIMER_TRR));
12362306a36Sopenharmony_ci	__raw_writew(MCFTIMER_TMR_ENORI | MCFTIMER_TMR_CLK16 |
12462306a36Sopenharmony_ci		MCFTIMER_TMR_RESTART | MCFTIMER_TMR_ENABLE, TA(MCFTIMER_TMR));
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	clocksource_register_hz(&mcftmr_clk, FREQ);
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	init_timer_irq();
12962306a36Sopenharmony_ci	r = request_irq(MCF_IRQ_TIMER, mcftmr_tick, IRQF_TIMER, "timer", NULL);
13062306a36Sopenharmony_ci	if (r) {
13162306a36Sopenharmony_ci		pr_err("Failed to request irq %d (timer): %pe\n", MCF_IRQ_TIMER,
13262306a36Sopenharmony_ci		       ERR_PTR(r));
13362306a36Sopenharmony_ci	}
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci#ifdef CONFIG_HIGHPROFILE
13662306a36Sopenharmony_ci	coldfire_profile_init();
13762306a36Sopenharmony_ci#endif
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci/***************************************************************************/
14162306a36Sopenharmony_ci#ifdef CONFIG_HIGHPROFILE
14262306a36Sopenharmony_ci/***************************************************************************/
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci/*
14562306a36Sopenharmony_ci *	By default use timer2 as the profiler clock timer.
14662306a36Sopenharmony_ci */
14762306a36Sopenharmony_ci#define	PA(a)	(MCFTIMER_BASE2 + (a))
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci/*
15062306a36Sopenharmony_ci *	Choose a reasonably fast profile timer. Make it an odd value to
15162306a36Sopenharmony_ci *	try and get good coverage of kernel operations.
15262306a36Sopenharmony_ci */
15362306a36Sopenharmony_ci#define	PROFILEHZ	1013
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci/*
15662306a36Sopenharmony_ci *	Use the other timer to provide high accuracy profiling info.
15762306a36Sopenharmony_ci */
15862306a36Sopenharmony_ciirqreturn_t coldfire_profile_tick(int irq, void *dummy)
15962306a36Sopenharmony_ci{
16062306a36Sopenharmony_ci	/* Reset ColdFire timer2 */
16162306a36Sopenharmony_ci	__raw_writeb(MCFTIMER_TER_CAP | MCFTIMER_TER_REF, PA(MCFTIMER_TER));
16262306a36Sopenharmony_ci	if (current->pid)
16362306a36Sopenharmony_ci		profile_tick(CPU_PROFILING);
16462306a36Sopenharmony_ci	return IRQ_HANDLED;
16562306a36Sopenharmony_ci}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci/***************************************************************************/
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_civoid coldfire_profile_init(void)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	int ret;
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	printk(KERN_INFO "PROFILE: lodging TIMER2 @ %dHz as profile timer\n",
17462306a36Sopenharmony_ci	       PROFILEHZ);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	/* Set up TIMER 2 as high speed profile clock */
17762306a36Sopenharmony_ci	__raw_writew(MCFTIMER_TMR_DISABLE, PA(MCFTIMER_TMR));
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	__raw_writetrr(((MCF_BUSCLK / 16) / PROFILEHZ), PA(MCFTIMER_TRR));
18062306a36Sopenharmony_ci	__raw_writew(MCFTIMER_TMR_ENORI | MCFTIMER_TMR_CLK16 |
18162306a36Sopenharmony_ci		MCFTIMER_TMR_RESTART | MCFTIMER_TMR_ENABLE, PA(MCFTIMER_TMR));
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	ret = request_irq(MCF_IRQ_PROFILER, coldfire_profile_tick, IRQF_TIMER,
18462306a36Sopenharmony_ci			  "profile timer", NULL);
18562306a36Sopenharmony_ci	if (ret) {
18662306a36Sopenharmony_ci		pr_err("Failed to request irq %d (profile timer): %pe\n",
18762306a36Sopenharmony_ci		       MCF_IRQ_PROFILER, ERR_PTR(ret));
18862306a36Sopenharmony_ci	}
18962306a36Sopenharmony_ci}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci/***************************************************************************/
19262306a36Sopenharmony_ci#endif	/* CONFIG_HIGHPROFILE */
19362306a36Sopenharmony_ci/***************************************************************************/
194