162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * pci.c -- PCI bus support for ColdFire processors
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * (C) Copyright 2012, Greg Ungerer <gerg@uclinux.com>
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
762306a36Sopenharmony_ci * License.  See the file COPYING in the main directory of this archive
862306a36Sopenharmony_ci * for more details.
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/types.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/init.h>
1462306a36Sopenharmony_ci#include <linux/kernel.h>
1562306a36Sopenharmony_ci#include <linux/interrupt.h>
1662306a36Sopenharmony_ci#include <linux/irq.h>
1762306a36Sopenharmony_ci#include <linux/io.h>
1862306a36Sopenharmony_ci#include <linux/pci.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <asm/coldfire.h>
2162306a36Sopenharmony_ci#include <asm/mcfsim.h>
2262306a36Sopenharmony_ci#include <asm/m54xxpci.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/*
2562306a36Sopenharmony_ci * Memory and IO mappings. We use a 1:1 mapping for local host memory to
2662306a36Sopenharmony_ci * PCI bus memory (no reason not to really). IO space is mapped in its own
2762306a36Sopenharmony_ci * separate address region. The device configuration space is mapped over
2862306a36Sopenharmony_ci * the IO map space when we enable it in the PCICAR register.
2962306a36Sopenharmony_ci */
3062306a36Sopenharmony_cistatic struct pci_bus *rootbus;
3162306a36Sopenharmony_cistatic unsigned long iospace;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/*
3462306a36Sopenharmony_ci * We need to be careful probing on bus 0 (directly connected to host
3562306a36Sopenharmony_ci * bridge). We should only access the well defined possible devices in
3662306a36Sopenharmony_ci * use, ignore aliases and the like.
3762306a36Sopenharmony_ci */
3862306a36Sopenharmony_cistatic unsigned char mcf_host_slot2sid[32] = {
3962306a36Sopenharmony_ci	0, 0, 0, 0, 0, 0, 0, 0,
4062306a36Sopenharmony_ci	0, 0, 0, 0, 0, 0, 0, 0,
4162306a36Sopenharmony_ci	0, 1, 2, 0, 3, 4, 0, 0,
4262306a36Sopenharmony_ci	0, 0, 0, 0, 0, 0, 0, 0,
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic unsigned char mcf_host_irq[] = {
4662306a36Sopenharmony_ci	0, 69, 69, 71, 71,
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/*
5062306a36Sopenharmony_ci * Configuration space access functions. Configuration space access is
5162306a36Sopenharmony_ci * through the IO mapping window, enabling it via the PCICAR register.
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_cistatic unsigned long mcf_mk_pcicar(int bus, unsigned int devfn, int where)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	return (bus << PCICAR_BUSN) | (devfn << PCICAR_DEVFNN) | (where & 0xfc);
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic int mcf_pci_readconfig(struct pci_bus *bus, unsigned int devfn,
5962306a36Sopenharmony_ci	int where, int size, u32 *value)
6062306a36Sopenharmony_ci{
6162306a36Sopenharmony_ci	unsigned long addr;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	*value = 0xffffffff;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	if (bus->number == 0) {
6662306a36Sopenharmony_ci		if (mcf_host_slot2sid[PCI_SLOT(devfn)] == 0)
6762306a36Sopenharmony_ci			return PCIBIOS_SUCCESSFUL;
6862306a36Sopenharmony_ci	}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	addr = mcf_mk_pcicar(bus->number, devfn, where);
7162306a36Sopenharmony_ci	__raw_writel(PCICAR_E | addr, PCICAR);
7262306a36Sopenharmony_ci	__raw_readl(PCICAR);
7362306a36Sopenharmony_ci	addr = iospace + (where & 0x3);
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	switch (size) {
7662306a36Sopenharmony_ci	case 1:
7762306a36Sopenharmony_ci		*value = __raw_readb(addr);
7862306a36Sopenharmony_ci		break;
7962306a36Sopenharmony_ci	case 2:
8062306a36Sopenharmony_ci		*value = le16_to_cpu(__raw_readw(addr));
8162306a36Sopenharmony_ci		break;
8262306a36Sopenharmony_ci	default:
8362306a36Sopenharmony_ci		*value = le32_to_cpu(__raw_readl(addr));
8462306a36Sopenharmony_ci		break;
8562306a36Sopenharmony_ci	}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	__raw_writel(0, PCICAR);
8862306a36Sopenharmony_ci	__raw_readl(PCICAR);
8962306a36Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
9062306a36Sopenharmony_ci}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic int mcf_pci_writeconfig(struct pci_bus *bus, unsigned int devfn,
9362306a36Sopenharmony_ci	int where, int size, u32 value)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci	unsigned long addr;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	if (bus->number == 0) {
9862306a36Sopenharmony_ci		if (mcf_host_slot2sid[PCI_SLOT(devfn)] == 0)
9962306a36Sopenharmony_ci			return PCIBIOS_SUCCESSFUL;
10062306a36Sopenharmony_ci	}
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	addr = mcf_mk_pcicar(bus->number, devfn, where);
10362306a36Sopenharmony_ci	__raw_writel(PCICAR_E | addr, PCICAR);
10462306a36Sopenharmony_ci	__raw_readl(PCICAR);
10562306a36Sopenharmony_ci	addr = iospace + (where & 0x3);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	switch (size) {
10862306a36Sopenharmony_ci	case 1:
10962306a36Sopenharmony_ci		 __raw_writeb(value, addr);
11062306a36Sopenharmony_ci		break;
11162306a36Sopenharmony_ci	case 2:
11262306a36Sopenharmony_ci		__raw_writew(cpu_to_le16(value), addr);
11362306a36Sopenharmony_ci		break;
11462306a36Sopenharmony_ci	default:
11562306a36Sopenharmony_ci		__raw_writel(cpu_to_le32(value), addr);
11662306a36Sopenharmony_ci		break;
11762306a36Sopenharmony_ci	}
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	__raw_writel(0, PCICAR);
12062306a36Sopenharmony_ci	__raw_readl(PCICAR);
12162306a36Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic struct pci_ops mcf_pci_ops = {
12562306a36Sopenharmony_ci	.read	= mcf_pci_readconfig,
12662306a36Sopenharmony_ci	.write	= mcf_pci_writeconfig,
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci/*
13062306a36Sopenharmony_ci * Initialize the PCI bus registers, and scan the bus.
13162306a36Sopenharmony_ci */
13262306a36Sopenharmony_cistatic struct resource mcf_pci_mem = {
13362306a36Sopenharmony_ci	.name	= "PCI Memory space",
13462306a36Sopenharmony_ci	.start	= PCI_MEM_PA,
13562306a36Sopenharmony_ci	.end	= PCI_MEM_PA + PCI_MEM_SIZE - 1,
13662306a36Sopenharmony_ci	.flags	= IORESOURCE_MEM,
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic struct resource mcf_pci_io = {
14062306a36Sopenharmony_ci	.name	= "PCI IO space",
14162306a36Sopenharmony_ci	.start	= 0x400,
14262306a36Sopenharmony_ci	.end	= 0x10000 - 1,
14362306a36Sopenharmony_ci	.flags	= IORESOURCE_IO,
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic struct resource busn_resource = {
14762306a36Sopenharmony_ci	.name	= "PCI busn",
14862306a36Sopenharmony_ci	.start	= 0,
14962306a36Sopenharmony_ci	.end	= 255,
15062306a36Sopenharmony_ci	.flags	= IORESOURCE_BUS,
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/*
15462306a36Sopenharmony_ci * Interrupt mapping and setting.
15562306a36Sopenharmony_ci */
15662306a36Sopenharmony_cistatic int mcf_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	int sid;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	sid = mcf_host_slot2sid[slot];
16162306a36Sopenharmony_ci	if (sid)
16262306a36Sopenharmony_ci		return mcf_host_irq[sid];
16362306a36Sopenharmony_ci	return 0;
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic int __init mcf_pci_init(void)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	struct pci_host_bridge *bridge;
16962306a36Sopenharmony_ci	int ret;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	bridge = pci_alloc_host_bridge(0);
17262306a36Sopenharmony_ci	if (!bridge)
17362306a36Sopenharmony_ci		return -ENOMEM;
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	pr_info("ColdFire: PCI bus initialization...\n");
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	/* Reset the external PCI bus */
17862306a36Sopenharmony_ci	__raw_writel(PCIGSCR_RESET, PCIGSCR);
17962306a36Sopenharmony_ci	__raw_writel(0, PCITCR);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	request_resource(&iomem_resource, &mcf_pci_mem);
18262306a36Sopenharmony_ci	request_resource(&iomem_resource, &mcf_pci_io);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/* Configure PCI arbiter */
18562306a36Sopenharmony_ci	__raw_writel(PACR_INTMPRI | PACR_INTMINTE | PACR_EXTMPRI(0x1f) |
18662306a36Sopenharmony_ci		PACR_EXTMINTE(0x1f), PACR);
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	/* Set required multi-function pins for PCI bus use */
18962306a36Sopenharmony_ci	__raw_writew(0x3ff, MCFGPIO_PAR_PCIBG);
19062306a36Sopenharmony_ci	__raw_writew(0x3ff, MCFGPIO_PAR_PCIBR);
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	/* Set up config space for local host bus controller */
19362306a36Sopenharmony_ci	__raw_writel(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
19462306a36Sopenharmony_ci		PCI_COMMAND_INVALIDATE, PCISCR);
19562306a36Sopenharmony_ci	__raw_writel(PCICR1_LT(32) | PCICR1_CL(8), PCICR1);
19662306a36Sopenharmony_ci	__raw_writel(0, PCICR2);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	/*
19962306a36Sopenharmony_ci	 * Set up the initiator windows for memory and IO mapping.
20062306a36Sopenharmony_ci	 * These give the CPU bus access onto the PCI bus. One for each of
20162306a36Sopenharmony_ci	 * PCI memory and IO address spaces.
20262306a36Sopenharmony_ci	 */
20362306a36Sopenharmony_ci	__raw_writel(WXBTAR(PCI_MEM_PA, PCI_MEM_BA, PCI_MEM_SIZE),
20462306a36Sopenharmony_ci		PCIIW0BTAR);
20562306a36Sopenharmony_ci	__raw_writel(WXBTAR(PCI_IO_PA, PCI_IO_BA, PCI_IO_SIZE),
20662306a36Sopenharmony_ci		PCIIW1BTAR);
20762306a36Sopenharmony_ci	__raw_writel(PCIIWCR_W0_MEM /*| PCIIWCR_W0_MRDL*/ | PCIIWCR_W0_E |
20862306a36Sopenharmony_ci		PCIIWCR_W1_IO | PCIIWCR_W1_E, PCIIWCR);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	/*
21162306a36Sopenharmony_ci	 * Set up the target windows for access from the PCI bus back to the
21262306a36Sopenharmony_ci	 * CPU bus. All we need is access to system RAM (for mastering).
21362306a36Sopenharmony_ci	 */
21462306a36Sopenharmony_ci	__raw_writel(CONFIG_RAMBASE, PCIBAR1);
21562306a36Sopenharmony_ci	__raw_writel(CONFIG_RAMBASE | PCITBATR1_E, PCITBATR1);
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	/* Keep a virtual mapping to IO/config space active */
21862306a36Sopenharmony_ci	iospace = (unsigned long) ioremap(PCI_IO_PA, PCI_IO_SIZE);
21962306a36Sopenharmony_ci	if (iospace == 0) {
22062306a36Sopenharmony_ci		pci_free_host_bridge(bridge);
22162306a36Sopenharmony_ci		return -ENODEV;
22262306a36Sopenharmony_ci	}
22362306a36Sopenharmony_ci	pr_info("Coldfire: PCI IO/config window mapped to 0x%x\n",
22462306a36Sopenharmony_ci		(u32) iospace);
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	/* Turn of PCI reset, and wait for devices to settle */
22762306a36Sopenharmony_ci	__raw_writel(0, PCIGSCR);
22862306a36Sopenharmony_ci	set_current_state(TASK_UNINTERRUPTIBLE);
22962306a36Sopenharmony_ci	schedule_timeout(msecs_to_jiffies(200));
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	pci_add_resource(&bridge->windows, &ioport_resource);
23362306a36Sopenharmony_ci	pci_add_resource(&bridge->windows, &iomem_resource);
23462306a36Sopenharmony_ci	pci_add_resource(&bridge->windows, &busn_resource);
23562306a36Sopenharmony_ci	bridge->dev.parent = NULL;
23662306a36Sopenharmony_ci	bridge->sysdata = NULL;
23762306a36Sopenharmony_ci	bridge->busnr = 0;
23862306a36Sopenharmony_ci	bridge->ops = &mcf_pci_ops;
23962306a36Sopenharmony_ci	bridge->swizzle_irq = pci_common_swizzle;
24062306a36Sopenharmony_ci	bridge->map_irq = mcf_pci_map_irq;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	ret = pci_scan_root_bus_bridge(bridge);
24362306a36Sopenharmony_ci	if (ret) {
24462306a36Sopenharmony_ci		pci_free_host_bridge(bridge);
24562306a36Sopenharmony_ci		return ret;
24662306a36Sopenharmony_ci	}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	rootbus = bridge->bus;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	rootbus->resource[0] = &mcf_pci_io;
25162306a36Sopenharmony_ci	rootbus->resource[1] = &mcf_pci_mem;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	pci_bus_size_bridges(rootbus);
25462306a36Sopenharmony_ci	pci_bus_assign_resources(rootbus);
25562306a36Sopenharmony_ci	pci_bus_add_devices(rootbus);
25662306a36Sopenharmony_ci	return 0;
25762306a36Sopenharmony_ci}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cisubsys_initcall(mcf_pci_init);
260