162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/***************************************************************************/ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci/* 562306a36Sopenharmony_ci * m527x.c -- platform support for ColdFire 527x based boards 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Sub-architcture dependent initialization code for the Freescale 862306a36Sopenharmony_ci * 5270/5271 and 5274/5275 CPUs. 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * Copyright (C) 1999-2004, Greg Ungerer (gerg@snapgear.com) 1162306a36Sopenharmony_ci * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com) 1262306a36Sopenharmony_ci */ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci/***************************************************************************/ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <linux/clkdev.h> 1762306a36Sopenharmony_ci#include <linux/kernel.h> 1862306a36Sopenharmony_ci#include <linux/param.h> 1962306a36Sopenharmony_ci#include <linux/init.h> 2062306a36Sopenharmony_ci#include <linux/io.h> 2162306a36Sopenharmony_ci#include <asm/machdep.h> 2262306a36Sopenharmony_ci#include <asm/coldfire.h> 2362306a36Sopenharmony_ci#include <asm/mcfsim.h> 2462306a36Sopenharmony_ci#include <asm/mcfuart.h> 2562306a36Sopenharmony_ci#include <asm/mcfclk.h> 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci/***************************************************************************/ 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ciDEFINE_CLK(pll, "pll.0", MCF_CLK); 3062306a36Sopenharmony_ciDEFINE_CLK(sys, "sys.0", MCF_BUSCLK); 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic struct clk_lookup m527x_clk_lookup[] = { 3362306a36Sopenharmony_ci CLKDEV_INIT(NULL, "pll.0", &clk_pll), 3462306a36Sopenharmony_ci CLKDEV_INIT(NULL, "sys.0", &clk_sys), 3562306a36Sopenharmony_ci CLKDEV_INIT("mcfpit.0", NULL, &clk_pll), 3662306a36Sopenharmony_ci CLKDEV_INIT("mcfpit.1", NULL, &clk_pll), 3762306a36Sopenharmony_ci CLKDEV_INIT("mcfpit.2", NULL, &clk_pll), 3862306a36Sopenharmony_ci CLKDEV_INIT("mcfpit.3", NULL, &clk_pll), 3962306a36Sopenharmony_ci CLKDEV_INIT("mcfuart.0", NULL, &clk_sys), 4062306a36Sopenharmony_ci CLKDEV_INIT("mcfuart.1", NULL, &clk_sys), 4162306a36Sopenharmony_ci CLKDEV_INIT("mcfuart.2", NULL, &clk_sys), 4262306a36Sopenharmony_ci CLKDEV_INIT("mcfqspi.0", NULL, &clk_sys), 4362306a36Sopenharmony_ci CLKDEV_INIT("fec.0", NULL, &clk_sys), 4462306a36Sopenharmony_ci CLKDEV_INIT("fec.1", NULL, &clk_sys), 4562306a36Sopenharmony_ci CLKDEV_INIT("imx1-i2c.0", NULL, &clk_sys), 4662306a36Sopenharmony_ci}; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/***************************************************************************/ 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic void __init m527x_qspi_init(void) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) 5362306a36Sopenharmony_ci#if defined(CONFIG_M5271) 5462306a36Sopenharmony_ci u16 par; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci /* setup QSPS pins for QSPI with gpio CS control */ 5762306a36Sopenharmony_ci writeb(0x1f, MCFGPIO_PAR_QSPI); 5862306a36Sopenharmony_ci /* and CS2 & CS3 as gpio */ 5962306a36Sopenharmony_ci par = readw(MCFGPIO_PAR_TIMER); 6062306a36Sopenharmony_ci par &= 0x3f3f; 6162306a36Sopenharmony_ci writew(par, MCFGPIO_PAR_TIMER); 6262306a36Sopenharmony_ci#elif defined(CONFIG_M5275) 6362306a36Sopenharmony_ci /* setup QSPS pins for QSPI with gpio CS control */ 6462306a36Sopenharmony_ci writew(0x003e, MCFGPIO_PAR_QSPI); 6562306a36Sopenharmony_ci#endif 6662306a36Sopenharmony_ci#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */ 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci/***************************************************************************/ 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic void __init m527x_i2c_init(void) 7262306a36Sopenharmony_ci{ 7362306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_I2C_IMX) 7462306a36Sopenharmony_ci#if defined(CONFIG_M5271) 7562306a36Sopenharmony_ci u8 par; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci /* setup Port FECI2C Pin Assignment Register for I2C */ 7862306a36Sopenharmony_ci /* set PAR_SCL to SCL and PAR_SDA to SDA */ 7962306a36Sopenharmony_ci par = readb(MCFGPIO_PAR_FECI2C); 8062306a36Sopenharmony_ci par |= 0x0f; 8162306a36Sopenharmony_ci writeb(par, MCFGPIO_PAR_FECI2C); 8262306a36Sopenharmony_ci#elif defined(CONFIG_M5275) 8362306a36Sopenharmony_ci u16 par; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci /* setup Port FECI2C Pin Assignment Register for I2C */ 8662306a36Sopenharmony_ci /* set PAR_SCL to SCL and PAR_SDA to SDA */ 8762306a36Sopenharmony_ci par = readw(MCFGPIO_PAR_FECI2C); 8862306a36Sopenharmony_ci par |= 0x0f; 8962306a36Sopenharmony_ci writew(par, MCFGPIO_PAR_FECI2C); 9062306a36Sopenharmony_ci#endif 9162306a36Sopenharmony_ci#endif /* IS_ENABLED(CONFIG_I2C_IMX) */ 9262306a36Sopenharmony_ci} 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci/***************************************************************************/ 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic void __init m527x_uarts_init(void) 9762306a36Sopenharmony_ci{ 9862306a36Sopenharmony_ci u16 sepmask; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* 10162306a36Sopenharmony_ci * External Pin Mask Setting & Enable External Pin for Interface 10262306a36Sopenharmony_ci */ 10362306a36Sopenharmony_ci sepmask = readw(MCFGPIO_PAR_UART); 10462306a36Sopenharmony_ci sepmask |= UART0_ENABLE_MASK | UART1_ENABLE_MASK | UART2_ENABLE_MASK; 10562306a36Sopenharmony_ci writew(sepmask, MCFGPIO_PAR_UART); 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/***************************************************************************/ 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic void __init m527x_fec_init(void) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci u8 v; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci /* Set multi-function pins to ethernet mode for fec0 */ 11562306a36Sopenharmony_ci#if defined(CONFIG_M5271) 11662306a36Sopenharmony_ci v = readb(MCFGPIO_PAR_FECI2C); 11762306a36Sopenharmony_ci writeb(v | 0xf0, MCFGPIO_PAR_FECI2C); 11862306a36Sopenharmony_ci#else 11962306a36Sopenharmony_ci u16 par; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci par = readw(MCFGPIO_PAR_FECI2C); 12262306a36Sopenharmony_ci writew(par | 0xf00, MCFGPIO_PAR_FECI2C); 12362306a36Sopenharmony_ci v = readb(MCFGPIO_PAR_FEC0HL); 12462306a36Sopenharmony_ci writeb(v | 0xc0, MCFGPIO_PAR_FEC0HL); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* Set multi-function pins to ethernet mode for fec1 */ 12762306a36Sopenharmony_ci par = readw(MCFGPIO_PAR_FECI2C); 12862306a36Sopenharmony_ci writew(par | 0xa0, MCFGPIO_PAR_FECI2C); 12962306a36Sopenharmony_ci v = readb(MCFGPIO_PAR_FEC1HL); 13062306a36Sopenharmony_ci writeb(v | 0xc0, MCFGPIO_PAR_FEC1HL); 13162306a36Sopenharmony_ci#endif 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci/***************************************************************************/ 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_civoid __init config_BSP(char *commandp, int size) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci mach_sched_init = hw_timer_init; 13962306a36Sopenharmony_ci m527x_uarts_init(); 14062306a36Sopenharmony_ci m527x_fec_init(); 14162306a36Sopenharmony_ci m527x_qspi_init(); 14262306a36Sopenharmony_ci m527x_i2c_init(); 14362306a36Sopenharmony_ci clkdev_add_table(m527x_clk_lookup, ARRAY_SIZE(m527x_clk_lookup)); 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci/***************************************************************************/ 147