162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/***************************************************************************/
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/*
562306a36Sopenharmony_ci *	525x.c  -- platform support for ColdFire 525x based boards
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *	Copyright (C) 2012, Steven King <sfking@fdwdc.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/***************************************************************************/
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clkdev.h>
1362306a36Sopenharmony_ci#include <linux/kernel.h>
1462306a36Sopenharmony_ci#include <linux/param.h>
1562306a36Sopenharmony_ci#include <linux/init.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <linux/platform_device.h>
1862306a36Sopenharmony_ci#include <asm/machdep.h>
1962306a36Sopenharmony_ci#include <asm/coldfire.h>
2062306a36Sopenharmony_ci#include <asm/mcfsim.h>
2162306a36Sopenharmony_ci#include <asm/mcfclk.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/***************************************************************************/
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ciDEFINE_CLK(pll, "pll.0", MCF_CLK);
2662306a36Sopenharmony_ciDEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic struct clk_lookup m525x_clk_lookup[] = {
2962306a36Sopenharmony_ci	CLKDEV_INIT(NULL, "pll.0", &clk_pll),
3062306a36Sopenharmony_ci	CLKDEV_INIT(NULL, "sys.0", &clk_sys),
3162306a36Sopenharmony_ci	CLKDEV_INIT("mcftmr.0", NULL, &clk_sys),
3262306a36Sopenharmony_ci	CLKDEV_INIT("mcftmr.1", NULL, &clk_sys),
3362306a36Sopenharmony_ci	CLKDEV_INIT("mcfuart.0", NULL, &clk_sys),
3462306a36Sopenharmony_ci	CLKDEV_INIT("mcfuart.1", NULL, &clk_sys),
3562306a36Sopenharmony_ci	CLKDEV_INIT("mcfqspi.0", NULL, &clk_sys),
3662306a36Sopenharmony_ci	CLKDEV_INIT("imx1-i2c.0", NULL, &clk_sys),
3762306a36Sopenharmony_ci	CLKDEV_INIT("imx1-i2c.1", NULL, &clk_sys),
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/***************************************************************************/
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic void __init m525x_qspi_init(void)
4362306a36Sopenharmony_ci{
4462306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
4562306a36Sopenharmony_ci	/* set the GPIO function for the qspi cs gpios */
4662306a36Sopenharmony_ci	/* FIXME: replace with pinmux/pinctl support */
4762306a36Sopenharmony_ci	u32 f = readl(MCFSIM2_GPIOFUNC);
4862306a36Sopenharmony_ci	f |= (1 << MCFQSPI_CS2) | (1 << MCFQSPI_CS1) | (1 << MCFQSPI_CS0);
4962306a36Sopenharmony_ci	writel(f, MCFSIM2_GPIOFUNC);
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	/* QSPI irq setup */
5262306a36Sopenharmony_ci	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL4 | MCFSIM_ICR_PRI0,
5362306a36Sopenharmony_ci	       MCFSIM_QSPIICR);
5462306a36Sopenharmony_ci	mcf_mapirq2imr(MCF_IRQ_QSPI, MCFINTC_QSPI);
5562306a36Sopenharmony_ci#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic void __init m525x_i2c_init(void)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_I2C_IMX)
6162306a36Sopenharmony_ci	u32 r;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	/* first I2C controller uses regular irq setup */
6462306a36Sopenharmony_ci	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL5 | MCFSIM_ICR_PRI0,
6562306a36Sopenharmony_ci	       MCFSIM_I2CICR);
6662306a36Sopenharmony_ci	mcf_mapirq2imr(MCF_IRQ_I2C0, MCFINTC_I2C);
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	/* second I2C controller is completely different */
6962306a36Sopenharmony_ci	r = readl(MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1));
7062306a36Sopenharmony_ci	r &= ~MCFINTC2_INTPRI_BITS(0xf, MCF_IRQ_I2C1);
7162306a36Sopenharmony_ci	r |= MCFINTC2_INTPRI_BITS(0x5, MCF_IRQ_I2C1);
7262306a36Sopenharmony_ci	writel(r, MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1));
7362306a36Sopenharmony_ci#endif /* IS_ENABLED(CONFIG_I2C_IMX) */
7462306a36Sopenharmony_ci}
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci/***************************************************************************/
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_civoid __init config_BSP(char *commandp, int size)
7962306a36Sopenharmony_ci{
8062306a36Sopenharmony_ci	mach_sched_init = hw_timer_init;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	m525x_qspi_init();
8362306a36Sopenharmony_ci	m525x_i2c_init();
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	clkdev_add_table(m525x_clk_lookup, ARRAY_SIZE(m525x_clk_lookup));
8662306a36Sopenharmony_ci}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/***************************************************************************/
89