162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Emulation of the "brl" instruction for IA64 processors that 462306a36Sopenharmony_ci * don't support it in hardware. 562306a36Sopenharmony_ci * Author: Stephan Zeisset, Intel Corp. <Stephan.Zeisset@intel.com> 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * 02/22/02 D. Mosberger Clear si_flgs, si_isr, and si_imm to avoid 862306a36Sopenharmony_ci * leaking kernel bits. 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/sched/signal.h> 1362306a36Sopenharmony_ci#include <linux/uaccess.h> 1462306a36Sopenharmony_ci#include <asm/processor.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ciextern char ia64_set_b1, ia64_set_b2, ia64_set_b3, ia64_set_b4, ia64_set_b5; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistruct illegal_op_return { 1962306a36Sopenharmony_ci unsigned long fkt, arg1, arg2, arg3; 2062306a36Sopenharmony_ci}; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* 2362306a36Sopenharmony_ci * The unimplemented bits of a virtual address must be set 2462306a36Sopenharmony_ci * to the value of the most significant implemented bit. 2562306a36Sopenharmony_ci * unimpl_va_mask includes all unimplemented bits and 2662306a36Sopenharmony_ci * the most significant implemented bit, so the result 2762306a36Sopenharmony_ci * of an and operation with the mask must be all 0's 2862306a36Sopenharmony_ci * or all 1's for the address to be valid. 2962306a36Sopenharmony_ci */ 3062306a36Sopenharmony_ci#define unimplemented_virtual_address(va) ( \ 3162306a36Sopenharmony_ci ((va) & local_cpu_data->unimpl_va_mask) != 0 && \ 3262306a36Sopenharmony_ci ((va) & local_cpu_data->unimpl_va_mask) != local_cpu_data->unimpl_va_mask \ 3362306a36Sopenharmony_ci) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* 3662306a36Sopenharmony_ci * The unimplemented bits of a physical address must be 0. 3762306a36Sopenharmony_ci * unimpl_pa_mask includes all unimplemented bits, so the result 3862306a36Sopenharmony_ci * of an and operation with the mask must be all 0's for the 3962306a36Sopenharmony_ci * address to be valid. 4062306a36Sopenharmony_ci */ 4162306a36Sopenharmony_ci#define unimplemented_physical_address(pa) ( \ 4262306a36Sopenharmony_ci ((pa) & local_cpu_data->unimpl_pa_mask) != 0 \ 4362306a36Sopenharmony_ci) 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* 4662306a36Sopenharmony_ci * Handle an illegal operation fault that was caused by an 4762306a36Sopenharmony_ci * unimplemented "brl" instruction. 4862306a36Sopenharmony_ci * If we are not successful (e.g because the illegal operation 4962306a36Sopenharmony_ci * wasn't caused by a "brl" after all), we return -1. 5062306a36Sopenharmony_ci * If we are successful, we return either 0 or the address 5162306a36Sopenharmony_ci * of a "fixup" function for manipulating preserved register 5262306a36Sopenharmony_ci * state. 5362306a36Sopenharmony_ci */ 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistruct illegal_op_return 5662306a36Sopenharmony_ciia64_emulate_brl (struct pt_regs *regs, unsigned long ar_ec) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci unsigned long bundle[2]; 5962306a36Sopenharmony_ci unsigned long opcode, btype, qp, offset, cpl; 6062306a36Sopenharmony_ci unsigned long next_ip; 6162306a36Sopenharmony_ci struct illegal_op_return rv; 6262306a36Sopenharmony_ci long tmp_taken, unimplemented_address; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci rv.fkt = (unsigned long) -1; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci /* 6762306a36Sopenharmony_ci * Decode the instruction bundle. 6862306a36Sopenharmony_ci */ 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci if (copy_from_user(bundle, (void *) (regs->cr_iip), sizeof(bundle))) 7162306a36Sopenharmony_ci return rv; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci next_ip = (unsigned long) regs->cr_iip + 16; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci /* "brl" must be in slot 2. */ 7662306a36Sopenharmony_ci if (ia64_psr(regs)->ri != 1) return rv; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci /* Must be "mlx" template */ 7962306a36Sopenharmony_ci if ((bundle[0] & 0x1e) != 0x4) return rv; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci opcode = (bundle[1] >> 60); 8262306a36Sopenharmony_ci btype = ((bundle[1] >> 29) & 0x7); 8362306a36Sopenharmony_ci qp = ((bundle[1] >> 23) & 0x3f); 8462306a36Sopenharmony_ci offset = ((bundle[1] & 0x0800000000000000L) << 4) 8562306a36Sopenharmony_ci | ((bundle[1] & 0x00fffff000000000L) >> 32) 8662306a36Sopenharmony_ci | ((bundle[1] & 0x00000000007fffffL) << 40) 8762306a36Sopenharmony_ci | ((bundle[0] & 0xffff000000000000L) >> 24); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci tmp_taken = regs->pr & (1L << qp); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci switch(opcode) { 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci case 0xC: 9462306a36Sopenharmony_ci /* 9562306a36Sopenharmony_ci * Long Branch. 9662306a36Sopenharmony_ci */ 9762306a36Sopenharmony_ci if (btype != 0) return rv; 9862306a36Sopenharmony_ci rv.fkt = 0; 9962306a36Sopenharmony_ci if (!(tmp_taken)) { 10062306a36Sopenharmony_ci /* 10162306a36Sopenharmony_ci * Qualifying predicate is 0. 10262306a36Sopenharmony_ci * Skip instruction. 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_ci regs->cr_iip = next_ip; 10562306a36Sopenharmony_ci ia64_psr(regs)->ri = 0; 10662306a36Sopenharmony_ci return rv; 10762306a36Sopenharmony_ci } 10862306a36Sopenharmony_ci break; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci case 0xD: 11162306a36Sopenharmony_ci /* 11262306a36Sopenharmony_ci * Long Call. 11362306a36Sopenharmony_ci */ 11462306a36Sopenharmony_ci rv.fkt = 0; 11562306a36Sopenharmony_ci if (!(tmp_taken)) { 11662306a36Sopenharmony_ci /* 11762306a36Sopenharmony_ci * Qualifying predicate is 0. 11862306a36Sopenharmony_ci * Skip instruction. 11962306a36Sopenharmony_ci */ 12062306a36Sopenharmony_ci regs->cr_iip = next_ip; 12162306a36Sopenharmony_ci ia64_psr(regs)->ri = 0; 12262306a36Sopenharmony_ci return rv; 12362306a36Sopenharmony_ci } 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci /* 12662306a36Sopenharmony_ci * BR[btype] = IP+16 12762306a36Sopenharmony_ci */ 12862306a36Sopenharmony_ci switch(btype) { 12962306a36Sopenharmony_ci case 0: 13062306a36Sopenharmony_ci regs->b0 = next_ip; 13162306a36Sopenharmony_ci break; 13262306a36Sopenharmony_ci case 1: 13362306a36Sopenharmony_ci rv.fkt = (unsigned long) &ia64_set_b1; 13462306a36Sopenharmony_ci break; 13562306a36Sopenharmony_ci case 2: 13662306a36Sopenharmony_ci rv.fkt = (unsigned long) &ia64_set_b2; 13762306a36Sopenharmony_ci break; 13862306a36Sopenharmony_ci case 3: 13962306a36Sopenharmony_ci rv.fkt = (unsigned long) &ia64_set_b3; 14062306a36Sopenharmony_ci break; 14162306a36Sopenharmony_ci case 4: 14262306a36Sopenharmony_ci rv.fkt = (unsigned long) &ia64_set_b4; 14362306a36Sopenharmony_ci break; 14462306a36Sopenharmony_ci case 5: 14562306a36Sopenharmony_ci rv.fkt = (unsigned long) &ia64_set_b5; 14662306a36Sopenharmony_ci break; 14762306a36Sopenharmony_ci case 6: 14862306a36Sopenharmony_ci regs->b6 = next_ip; 14962306a36Sopenharmony_ci break; 15062306a36Sopenharmony_ci case 7: 15162306a36Sopenharmony_ci regs->b7 = next_ip; 15262306a36Sopenharmony_ci break; 15362306a36Sopenharmony_ci } 15462306a36Sopenharmony_ci rv.arg1 = next_ip; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci /* 15762306a36Sopenharmony_ci * AR[PFS].pfm = CFM 15862306a36Sopenharmony_ci * AR[PFS].pec = AR[EC] 15962306a36Sopenharmony_ci * AR[PFS].ppl = PSR.cpl 16062306a36Sopenharmony_ci */ 16162306a36Sopenharmony_ci cpl = ia64_psr(regs)->cpl; 16262306a36Sopenharmony_ci regs->ar_pfs = ((regs->cr_ifs & 0x3fffffffff) 16362306a36Sopenharmony_ci | (ar_ec << 52) | (cpl << 62)); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci /* 16662306a36Sopenharmony_ci * CFM.sof -= CFM.sol 16762306a36Sopenharmony_ci * CFM.sol = 0 16862306a36Sopenharmony_ci * CFM.sor = 0 16962306a36Sopenharmony_ci * CFM.rrb.gr = 0 17062306a36Sopenharmony_ci * CFM.rrb.fr = 0 17162306a36Sopenharmony_ci * CFM.rrb.pr = 0 17262306a36Sopenharmony_ci */ 17362306a36Sopenharmony_ci regs->cr_ifs = ((regs->cr_ifs & 0xffffffc00000007f) 17462306a36Sopenharmony_ci - ((regs->cr_ifs >> 7) & 0x7f)); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci break; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci default: 17962306a36Sopenharmony_ci /* 18062306a36Sopenharmony_ci * Unknown opcode. 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci return rv; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci regs->cr_iip += offset; 18762306a36Sopenharmony_ci ia64_psr(regs)->ri = 0; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci if (ia64_psr(regs)->it == 0) 19062306a36Sopenharmony_ci unimplemented_address = unimplemented_physical_address(regs->cr_iip); 19162306a36Sopenharmony_ci else 19262306a36Sopenharmony_ci unimplemented_address = unimplemented_virtual_address(regs->cr_iip); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (unimplemented_address) { 19562306a36Sopenharmony_ci /* 19662306a36Sopenharmony_ci * The target address contains unimplemented bits. 19762306a36Sopenharmony_ci */ 19862306a36Sopenharmony_ci printk(KERN_DEBUG "Woah! Unimplemented Instruction Address Trap!\n"); 19962306a36Sopenharmony_ci force_sig_fault(SIGILL, ILL_BADIADDR, (void __user *)NULL, 20062306a36Sopenharmony_ci 0, 0, 0); 20162306a36Sopenharmony_ci } else if (ia64_psr(regs)->tb) { 20262306a36Sopenharmony_ci /* 20362306a36Sopenharmony_ci * Branch Tracing is enabled. 20462306a36Sopenharmony_ci * Force a taken branch signal. 20562306a36Sopenharmony_ci */ 20662306a36Sopenharmony_ci force_sig_fault(SIGTRAP, TRAP_BRANCH, (void __user *)NULL, 20762306a36Sopenharmony_ci 0, 0, 0); 20862306a36Sopenharmony_ci } else if (ia64_psr(regs)->ss) { 20962306a36Sopenharmony_ci /* 21062306a36Sopenharmony_ci * Single Step is enabled. 21162306a36Sopenharmony_ci * Force a trace signal. 21262306a36Sopenharmony_ci */ 21362306a36Sopenharmony_ci force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)NULL, 21462306a36Sopenharmony_ci 0, 0, 0); 21562306a36Sopenharmony_ci } 21662306a36Sopenharmony_ci return rv; 21762306a36Sopenharmony_ci} 218