162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci#ifndef _ASM_IA64_HW_IRQ_H
362306a36Sopenharmony_ci#define _ASM_IA64_HW_IRQ_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci/*
662306a36Sopenharmony_ci * Copyright (C) 2001-2003 Hewlett-Packard Co
762306a36Sopenharmony_ci *	David Mosberger-Tang <davidm@hpl.hp.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/sched.h>
1262306a36Sopenharmony_ci#include <linux/types.h>
1362306a36Sopenharmony_ci#include <linux/profile.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <asm/ptrace.h>
1662306a36Sopenharmony_ci#include <asm/smp.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_citypedef u8 ia64_vector;
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci/*
2162306a36Sopenharmony_ci * 0 special
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci * 1,3-14 are reserved from firmware
2462306a36Sopenharmony_ci *
2562306a36Sopenharmony_ci * 16-255 (vectored external interrupts) are available
2662306a36Sopenharmony_ci *
2762306a36Sopenharmony_ci * 15 spurious interrupt (see IVR)
2862306a36Sopenharmony_ci *
2962306a36Sopenharmony_ci * 16 lowest priority, 255 highest priority
3062306a36Sopenharmony_ci *
3162306a36Sopenharmony_ci * 15 classes of 16 interrupts each.
3262306a36Sopenharmony_ci */
3362306a36Sopenharmony_ci#define IA64_MIN_VECTORED_IRQ		 16
3462306a36Sopenharmony_ci#define IA64_MAX_VECTORED_IRQ		255
3562306a36Sopenharmony_ci#define IA64_NUM_VECTORS		256
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define AUTO_ASSIGN			-1
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define IA64_SPURIOUS_INT_VECTOR	0x0f
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/*
4262306a36Sopenharmony_ci * Vectors 0x10-0x1f are used for low priority interrupts, e.g. CMCI.
4362306a36Sopenharmony_ci */
4462306a36Sopenharmony_ci#define IA64_CPEP_VECTOR		0x1c	/* corrected platform error polling vector */
4562306a36Sopenharmony_ci#define IA64_CMCP_VECTOR		0x1d	/* corrected machine-check polling vector */
4662306a36Sopenharmony_ci#define IA64_CPE_VECTOR			0x1e	/* corrected platform error interrupt vector */
4762306a36Sopenharmony_ci#define IA64_CMC_VECTOR			0x1f	/* corrected machine-check interrupt vector */
4862306a36Sopenharmony_ci/*
4962306a36Sopenharmony_ci * Vectors 0x20-0x2f are reserved for legacy ISA IRQs.
5062306a36Sopenharmony_ci * Use vectors 0x30-0xe7 as the default device vector range for ia64.
5162306a36Sopenharmony_ci * Platforms may choose to reduce this range in platform_irq_setup, but the
5262306a36Sopenharmony_ci * platform range must fall within
5362306a36Sopenharmony_ci *	[IA64_DEF_FIRST_DEVICE_VECTOR..IA64_DEF_LAST_DEVICE_VECTOR]
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_ciextern int ia64_first_device_vector;
5662306a36Sopenharmony_ciextern int ia64_last_device_vector;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci#ifdef CONFIG_SMP
5962306a36Sopenharmony_ci/* Reserve the lower priority vector than device vectors for "move IRQ" IPI */
6062306a36Sopenharmony_ci#define IA64_IRQ_MOVE_VECTOR		0x30	/* "move IRQ" IPI */
6162306a36Sopenharmony_ci#define IA64_DEF_FIRST_DEVICE_VECTOR	0x31
6262306a36Sopenharmony_ci#else
6362306a36Sopenharmony_ci#define IA64_DEF_FIRST_DEVICE_VECTOR	0x30
6462306a36Sopenharmony_ci#endif
6562306a36Sopenharmony_ci#define IA64_DEF_LAST_DEVICE_VECTOR	0xe7
6662306a36Sopenharmony_ci#define IA64_FIRST_DEVICE_VECTOR	ia64_first_device_vector
6762306a36Sopenharmony_ci#define IA64_LAST_DEVICE_VECTOR		ia64_last_device_vector
6862306a36Sopenharmony_ci#define IA64_MAX_DEVICE_VECTORS		(IA64_DEF_LAST_DEVICE_VECTOR - IA64_DEF_FIRST_DEVICE_VECTOR + 1)
6962306a36Sopenharmony_ci#define IA64_NUM_DEVICE_VECTORS		(IA64_LAST_DEVICE_VECTOR - IA64_FIRST_DEVICE_VECTOR + 1)
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci#define IA64_MCA_RENDEZ_VECTOR		0xe8	/* MCA rendez interrupt */
7262306a36Sopenharmony_ci#define IA64_TIMER_VECTOR		0xef	/* use highest-prio group 15 interrupt for timer */
7362306a36Sopenharmony_ci#define	IA64_MCA_WAKEUP_VECTOR		0xf0	/* MCA wakeup (must be >MCA_RENDEZ_VECTOR) */
7462306a36Sopenharmony_ci#define IA64_IPI_LOCAL_TLB_FLUSH	0xfc	/* SMP flush local TLB */
7562306a36Sopenharmony_ci#define IA64_IPI_RESCHEDULE		0xfd	/* SMP reschedule */
7662306a36Sopenharmony_ci#define IA64_IPI_VECTOR			0xfe	/* inter-processor interrupt vector */
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/* Used for encoding redirected irqs */
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci#define IA64_IRQ_REDIRECTED		(1 << 31)
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci/* IA64 inter-cpu interrupt related definitions */
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci#define IA64_IPI_DEFAULT_BASE_ADDR	0xfee00000
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci/* Delivery modes for inter-cpu interrupts */
8762306a36Sopenharmony_cienum {
8862306a36Sopenharmony_ci        IA64_IPI_DM_INT =       0x0,    /* pend an external interrupt */
8962306a36Sopenharmony_ci        IA64_IPI_DM_PMI =       0x2,    /* pend a PMI */
9062306a36Sopenharmony_ci        IA64_IPI_DM_NMI =       0x4,    /* pend an NMI (vector 2) */
9162306a36Sopenharmony_ci        IA64_IPI_DM_INIT =      0x5,    /* pend an INIT interrupt */
9262306a36Sopenharmony_ci        IA64_IPI_DM_EXTINT =    0x7,    /* pend an 8259-compatible interrupt. */
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ciextern __u8 isa_irq_to_vector_map[16];
9662306a36Sopenharmony_ci#define isa_irq_to_vector(x)	isa_irq_to_vector_map[(x)]
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistruct irq_cfg {
9962306a36Sopenharmony_ci	ia64_vector vector;
10062306a36Sopenharmony_ci	cpumask_t domain;
10162306a36Sopenharmony_ci	cpumask_t old_domain;
10262306a36Sopenharmony_ci	unsigned move_cleanup_count;
10362306a36Sopenharmony_ci	u8 move_in_progress : 1;
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ciextern spinlock_t vector_lock;
10662306a36Sopenharmony_ciextern struct irq_cfg irq_cfg[NR_IRQS];
10762306a36Sopenharmony_ci#define irq_to_domain(x)	irq_cfg[(x)].domain
10862306a36Sopenharmony_ciDECLARE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq);
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ciextern struct irq_chip irq_type_ia64_lsapic;	/* CPU-internal interrupt controller */
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci#define ia64_register_ipi	ia64_native_register_ipi
11362306a36Sopenharmony_ci#define assign_irq_vector	ia64_native_assign_irq_vector
11462306a36Sopenharmony_ci#define free_irq_vector		ia64_native_free_irq_vector
11562306a36Sopenharmony_ci#define ia64_resend_irq		ia64_native_resend_irq
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ciextern void ia64_native_register_ipi(void);
11862306a36Sopenharmony_ciextern int bind_irq_vector(int irq, int vector, cpumask_t domain);
11962306a36Sopenharmony_ciextern int ia64_native_assign_irq_vector (int irq);	/* allocate a free vector */
12062306a36Sopenharmony_ciextern void ia64_native_free_irq_vector (int vector);
12162306a36Sopenharmony_ciextern int reserve_irq_vector (int vector);
12262306a36Sopenharmony_ciextern void __setup_vector_irq(int cpu);
12362306a36Sopenharmony_ciextern void ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect);
12462306a36Sopenharmony_ciextern void destroy_and_reserve_irq (unsigned int irq);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci#ifdef CONFIG_SMP
12762306a36Sopenharmony_ciextern int irq_prepare_move(int irq, int cpu);
12862306a36Sopenharmony_ciextern void irq_complete_move(unsigned int irq);
12962306a36Sopenharmony_ci#else
13062306a36Sopenharmony_cistatic inline int irq_prepare_move(int irq, int cpu) { return 0; }
13162306a36Sopenharmony_cistatic inline void irq_complete_move(unsigned int irq) {}
13262306a36Sopenharmony_ci#endif
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic inline void ia64_native_resend_irq(unsigned int vector)
13562306a36Sopenharmony_ci{
13662306a36Sopenharmony_ci	ia64_send_ipi(smp_processor_id(), vector, IA64_IPI_DM_INT, 0);
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci/*
14062306a36Sopenharmony_ci * Next follows the irq descriptor interface.  On IA-64, each CPU supports 256 interrupt
14162306a36Sopenharmony_ci * vectors.  On smaller systems, there is a one-to-one correspondence between interrupt
14262306a36Sopenharmony_ci * vectors and the Linux irq numbers.  However, larger systems may have multiple interrupt
14362306a36Sopenharmony_ci * domains meaning that the translation from vector number to irq number depends on the
14462306a36Sopenharmony_ci * interrupt domain that a CPU belongs to.  This API abstracts such platform-dependent
14562306a36Sopenharmony_ci * differences and provides a uniform means to translate between vector and irq numbers
14662306a36Sopenharmony_ci * and to obtain the irq descriptor for a given irq number.
14762306a36Sopenharmony_ci */
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci/* Extract the IA-64 vector that corresponds to IRQ.  */
15062306a36Sopenharmony_cistatic inline ia64_vector
15162306a36Sopenharmony_ciirq_to_vector (int irq)
15262306a36Sopenharmony_ci{
15362306a36Sopenharmony_ci	return irq_cfg[irq].vector;
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci/*
15762306a36Sopenharmony_ci * Convert the local IA-64 vector to the corresponding irq number.  This translation is
15862306a36Sopenharmony_ci * done in the context of the interrupt domain that the currently executing CPU belongs
15962306a36Sopenharmony_ci * to.
16062306a36Sopenharmony_ci */
16162306a36Sopenharmony_cistatic inline unsigned int
16262306a36Sopenharmony_cilocal_vector_to_irq (ia64_vector vec)
16362306a36Sopenharmony_ci{
16462306a36Sopenharmony_ci	return __this_cpu_read(vector_irq[vec]);
16562306a36Sopenharmony_ci}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci#endif /* _ASM_IA64_HW_IRQ_H */
168