162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2012 ARM Ltd. 462306a36Sopenharmony_ci * Author: Catalin Marinas <catalin.marinas@arm.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/gfp.h> 862306a36Sopenharmony_ci#include <linux/cache.h> 962306a36Sopenharmony_ci#include <linux/dma-map-ops.h> 1062306a36Sopenharmony_ci#include <linux/iommu.h> 1162306a36Sopenharmony_ci#include <xen/xen.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <asm/cacheflush.h> 1462306a36Sopenharmony_ci#include <asm/xen/xen-ops.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_civoid arch_sync_dma_for_device(phys_addr_t paddr, size_t size, 1762306a36Sopenharmony_ci enum dma_data_direction dir) 1862306a36Sopenharmony_ci{ 1962306a36Sopenharmony_ci unsigned long start = (unsigned long)phys_to_virt(paddr); 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci dcache_clean_poc(start, start + size); 2262306a36Sopenharmony_ci} 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_civoid arch_sync_dma_for_cpu(phys_addr_t paddr, size_t size, 2562306a36Sopenharmony_ci enum dma_data_direction dir) 2662306a36Sopenharmony_ci{ 2762306a36Sopenharmony_ci unsigned long start = (unsigned long)phys_to_virt(paddr); 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci if (dir == DMA_TO_DEVICE) 3062306a36Sopenharmony_ci return; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci dcache_inval_poc(start, start + size); 3362306a36Sopenharmony_ci} 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_civoid arch_dma_prep_coherent(struct page *page, size_t size) 3662306a36Sopenharmony_ci{ 3762306a36Sopenharmony_ci unsigned long start = (unsigned long)page_address(page); 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci dcache_clean_poc(start, start + size); 4062306a36Sopenharmony_ci} 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#ifdef CONFIG_IOMMU_DMA 4362306a36Sopenharmony_civoid arch_teardown_dma_ops(struct device *dev) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci dev->dma_ops = NULL; 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci#endif 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_civoid arch_setup_dma_ops(struct device *dev, u64 dma_base, u64 size, 5062306a36Sopenharmony_ci const struct iommu_ops *iommu, bool coherent) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci int cls = cache_line_size_of_cpu(); 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci WARN_TAINT(!coherent && cls > ARCH_DMA_MINALIGN, 5562306a36Sopenharmony_ci TAINT_CPU_OUT_OF_SPEC, 5662306a36Sopenharmony_ci "%s %s: ARCH_DMA_MINALIGN smaller than CTR_EL0.CWG (%d < %d)", 5762306a36Sopenharmony_ci dev_driver_string(dev), dev_name(dev), 5862306a36Sopenharmony_ci ARCH_DMA_MINALIGN, cls); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci dev->dma_coherent = coherent; 6162306a36Sopenharmony_ci if (iommu) 6262306a36Sopenharmony_ci iommu_setup_dma_ops(dev, dma_base, dma_base + size - 1); 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci xen_setup_dma_ops(dev); 6562306a36Sopenharmony_ci} 66