xref: /kernel/linux/linux-6.6/arch/arm64/kvm/vgic/vgic.h (revision 62306a36)
162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2015, 2016 ARM Ltd.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci#ifndef __KVM_ARM_VGIC_NEW_H__
662306a36Sopenharmony_ci#define __KVM_ARM_VGIC_NEW_H__
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/irqchip/arm-gic-common.h>
962306a36Sopenharmony_ci#include <asm/kvm_mmu.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#define PRODUCT_ID_KVM		0x4b	/* ASCII code K */
1262306a36Sopenharmony_ci#define IMPLEMENTER_ARM		0x43b
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#define VGIC_ADDR_UNDEF		(-1)
1562306a36Sopenharmony_ci#define IS_VGIC_ADDR_UNDEF(_x)  ((_x) == VGIC_ADDR_UNDEF)
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define INTERRUPT_ID_BITS_SPIS	10
1862306a36Sopenharmony_ci#define INTERRUPT_ID_BITS_ITS	16
1962306a36Sopenharmony_ci#define VGIC_PRI_BITS		5
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define vgic_irq_is_sgi(intid) ((intid) < VGIC_NR_SGIS)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define VGIC_AFFINITY_0_SHIFT 0
2462306a36Sopenharmony_ci#define VGIC_AFFINITY_0_MASK (0xffUL << VGIC_AFFINITY_0_SHIFT)
2562306a36Sopenharmony_ci#define VGIC_AFFINITY_1_SHIFT 8
2662306a36Sopenharmony_ci#define VGIC_AFFINITY_1_MASK (0xffUL << VGIC_AFFINITY_1_SHIFT)
2762306a36Sopenharmony_ci#define VGIC_AFFINITY_2_SHIFT 16
2862306a36Sopenharmony_ci#define VGIC_AFFINITY_2_MASK (0xffUL << VGIC_AFFINITY_2_SHIFT)
2962306a36Sopenharmony_ci#define VGIC_AFFINITY_3_SHIFT 24
3062306a36Sopenharmony_ci#define VGIC_AFFINITY_3_MASK (0xffUL << VGIC_AFFINITY_3_SHIFT)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define VGIC_AFFINITY_LEVEL(reg, level) \
3362306a36Sopenharmony_ci	((((reg) & VGIC_AFFINITY_## level ##_MASK) \
3462306a36Sopenharmony_ci	>> VGIC_AFFINITY_## level ##_SHIFT) << MPIDR_LEVEL_SHIFT(level))
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/*
3762306a36Sopenharmony_ci * The Userspace encodes the affinity differently from the MPIDR,
3862306a36Sopenharmony_ci * Below macro converts vgic userspace format to MPIDR reg format.
3962306a36Sopenharmony_ci */
4062306a36Sopenharmony_ci#define VGIC_TO_MPIDR(val) (VGIC_AFFINITY_LEVEL(val, 0) | \
4162306a36Sopenharmony_ci			    VGIC_AFFINITY_LEVEL(val, 1) | \
4262306a36Sopenharmony_ci			    VGIC_AFFINITY_LEVEL(val, 2) | \
4362306a36Sopenharmony_ci			    VGIC_AFFINITY_LEVEL(val, 3))
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/*
4662306a36Sopenharmony_ci * As per Documentation/virt/kvm/devices/arm-vgic-v3.rst,
4762306a36Sopenharmony_ci * below macros are defined for CPUREG encoding.
4862306a36Sopenharmony_ci */
4962306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP0_MASK   0x000000000000c000
5062306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP0_SHIFT  14
5162306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP1_MASK   0x0000000000003800
5262306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP1_SHIFT  11
5362306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_CRN_MASK   0x0000000000000780
5462306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_CRN_SHIFT  7
5562306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_CRM_MASK   0x0000000000000078
5662306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_CRM_SHIFT  3
5762306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP2_MASK   0x0000000000000007
5862306a36Sopenharmony_ci#define KVM_REG_ARM_VGIC_SYSREG_OP2_SHIFT  0
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define KVM_DEV_ARM_VGIC_SYSREG_MASK (KVM_REG_ARM_VGIC_SYSREG_OP0_MASK | \
6162306a36Sopenharmony_ci				      KVM_REG_ARM_VGIC_SYSREG_OP1_MASK | \
6262306a36Sopenharmony_ci				      KVM_REG_ARM_VGIC_SYSREG_CRN_MASK | \
6362306a36Sopenharmony_ci				      KVM_REG_ARM_VGIC_SYSREG_CRM_MASK | \
6462306a36Sopenharmony_ci				      KVM_REG_ARM_VGIC_SYSREG_OP2_MASK)
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci/*
6762306a36Sopenharmony_ci * As per Documentation/virt/kvm/devices/arm-vgic-its.rst,
6862306a36Sopenharmony_ci * below macros are defined for ITS table entry encoding.
6962306a36Sopenharmony_ci */
7062306a36Sopenharmony_ci#define KVM_ITS_CTE_VALID_SHIFT		63
7162306a36Sopenharmony_ci#define KVM_ITS_CTE_VALID_MASK		BIT_ULL(63)
7262306a36Sopenharmony_ci#define KVM_ITS_CTE_RDBASE_SHIFT	16
7362306a36Sopenharmony_ci#define KVM_ITS_CTE_ICID_MASK		GENMASK_ULL(15, 0)
7462306a36Sopenharmony_ci#define KVM_ITS_ITE_NEXT_SHIFT		48
7562306a36Sopenharmony_ci#define KVM_ITS_ITE_PINTID_SHIFT	16
7662306a36Sopenharmony_ci#define KVM_ITS_ITE_PINTID_MASK		GENMASK_ULL(47, 16)
7762306a36Sopenharmony_ci#define KVM_ITS_ITE_ICID_MASK		GENMASK_ULL(15, 0)
7862306a36Sopenharmony_ci#define KVM_ITS_DTE_VALID_SHIFT		63
7962306a36Sopenharmony_ci#define KVM_ITS_DTE_VALID_MASK		BIT_ULL(63)
8062306a36Sopenharmony_ci#define KVM_ITS_DTE_NEXT_SHIFT		49
8162306a36Sopenharmony_ci#define KVM_ITS_DTE_NEXT_MASK		GENMASK_ULL(62, 49)
8262306a36Sopenharmony_ci#define KVM_ITS_DTE_ITTADDR_SHIFT	5
8362306a36Sopenharmony_ci#define KVM_ITS_DTE_ITTADDR_MASK	GENMASK_ULL(48, 5)
8462306a36Sopenharmony_ci#define KVM_ITS_DTE_SIZE_MASK		GENMASK_ULL(4, 0)
8562306a36Sopenharmony_ci#define KVM_ITS_L1E_VALID_MASK		BIT_ULL(63)
8662306a36Sopenharmony_ci/* we only support 64 kB translation table page size */
8762306a36Sopenharmony_ci#define KVM_ITS_L1E_ADDR_MASK		GENMASK_ULL(51, 16)
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_INDEX_MASK	GENMASK_ULL(11, 0)
9062306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_FLAGS_MASK	GENMASK_ULL(15, 12)
9162306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_FLAGS_SHIFT	12
9262306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_BASE_MASK	GENMASK_ULL(51, 16)
9362306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_COUNT_MASK	GENMASK_ULL(63, 52)
9462306a36Sopenharmony_ci#define KVM_VGIC_V3_RDIST_COUNT_SHIFT	52
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci#ifdef CONFIG_DEBUG_SPINLOCK
9762306a36Sopenharmony_ci#define DEBUG_SPINLOCK_BUG_ON(p) BUG_ON(p)
9862306a36Sopenharmony_ci#else
9962306a36Sopenharmony_ci#define DEBUG_SPINLOCK_BUG_ON(p)
10062306a36Sopenharmony_ci#endif
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic inline u32 vgic_get_implementation_rev(struct kvm_vcpu *vcpu)
10362306a36Sopenharmony_ci{
10462306a36Sopenharmony_ci	return vcpu->kvm->arch.vgic.implementation_rev;
10562306a36Sopenharmony_ci}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci/* Requires the irq_lock to be held by the caller. */
10862306a36Sopenharmony_cistatic inline bool irq_is_pending(struct vgic_irq *irq)
10962306a36Sopenharmony_ci{
11062306a36Sopenharmony_ci	if (irq->config == VGIC_CONFIG_EDGE)
11162306a36Sopenharmony_ci		return irq->pending_latch;
11262306a36Sopenharmony_ci	else
11362306a36Sopenharmony_ci		return irq->pending_latch || irq->line_level;
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic inline bool vgic_irq_is_mapped_level(struct vgic_irq *irq)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	return irq->config == VGIC_CONFIG_LEVEL && irq->hw;
11962306a36Sopenharmony_ci}
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic inline int vgic_irq_get_lr_count(struct vgic_irq *irq)
12262306a36Sopenharmony_ci{
12362306a36Sopenharmony_ci	/* Account for the active state as an interrupt */
12462306a36Sopenharmony_ci	if (vgic_irq_is_sgi(irq->intid) && irq->source)
12562306a36Sopenharmony_ci		return hweight8(irq->source) + irq->active;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	return irq_is_pending(irq) || irq->active;
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic inline bool vgic_irq_is_multi_sgi(struct vgic_irq *irq)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	return vgic_irq_get_lr_count(irq) > 1;
13362306a36Sopenharmony_ci}
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic inline int vgic_write_guest_lock(struct kvm *kvm, gpa_t gpa,
13662306a36Sopenharmony_ci					const void *data, unsigned long len)
13762306a36Sopenharmony_ci{
13862306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
13962306a36Sopenharmony_ci	int ret;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	dist->table_write_in_progress = true;
14262306a36Sopenharmony_ci	ret = kvm_write_guest_lock(kvm, gpa, data, len);
14362306a36Sopenharmony_ci	dist->table_write_in_progress = false;
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	return ret;
14662306a36Sopenharmony_ci}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci/*
14962306a36Sopenharmony_ci * This struct provides an intermediate representation of the fields contained
15062306a36Sopenharmony_ci * in the GICH_VMCR and ICH_VMCR registers, such that code exporting the GIC
15162306a36Sopenharmony_ci * state to userspace can generate either GICv2 or GICv3 CPU interface
15262306a36Sopenharmony_ci * registers regardless of the hardware backed GIC used.
15362306a36Sopenharmony_ci */
15462306a36Sopenharmony_cistruct vgic_vmcr {
15562306a36Sopenharmony_ci	u32	grpen0;
15662306a36Sopenharmony_ci	u32	grpen1;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	u32	ackctl;
15962306a36Sopenharmony_ci	u32	fiqen;
16062306a36Sopenharmony_ci	u32	cbpr;
16162306a36Sopenharmony_ci	u32	eoim;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	u32	abpr;
16462306a36Sopenharmony_ci	u32	bpr;
16562306a36Sopenharmony_ci	u32	pmr;  /* Priority mask field in the GICC_PMR and
16662306a36Sopenharmony_ci		       * ICC_PMR_EL1 priority field format */
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistruct vgic_reg_attr {
17062306a36Sopenharmony_ci	struct kvm_vcpu *vcpu;
17162306a36Sopenharmony_ci	gpa_t addr;
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ciint vgic_v3_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
17562306a36Sopenharmony_ci		       struct vgic_reg_attr *reg_attr);
17662306a36Sopenharmony_ciint vgic_v2_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
17762306a36Sopenharmony_ci		       struct vgic_reg_attr *reg_attr);
17862306a36Sopenharmony_ciconst struct vgic_register_region *
17962306a36Sopenharmony_civgic_get_mmio_region(struct kvm_vcpu *vcpu, struct vgic_io_device *iodev,
18062306a36Sopenharmony_ci		     gpa_t addr, int len);
18162306a36Sopenharmony_cistruct vgic_irq *vgic_get_irq(struct kvm *kvm, struct kvm_vcpu *vcpu,
18262306a36Sopenharmony_ci			      u32 intid);
18362306a36Sopenharmony_civoid __vgic_put_lpi_locked(struct kvm *kvm, struct vgic_irq *irq);
18462306a36Sopenharmony_civoid vgic_put_irq(struct kvm *kvm, struct vgic_irq *irq);
18562306a36Sopenharmony_cibool vgic_get_phys_line_level(struct vgic_irq *irq);
18662306a36Sopenharmony_civoid vgic_irq_set_phys_pending(struct vgic_irq *irq, bool pending);
18762306a36Sopenharmony_civoid vgic_irq_set_phys_active(struct vgic_irq *irq, bool active);
18862306a36Sopenharmony_cibool vgic_queue_irq_unlock(struct kvm *kvm, struct vgic_irq *irq,
18962306a36Sopenharmony_ci			   unsigned long flags);
19062306a36Sopenharmony_civoid vgic_kick_vcpus(struct kvm *kvm);
19162306a36Sopenharmony_civoid vgic_irq_handle_resampling(struct vgic_irq *irq,
19262306a36Sopenharmony_ci				bool lr_deactivated, bool lr_pending);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ciint vgic_check_iorange(struct kvm *kvm, phys_addr_t ioaddr,
19562306a36Sopenharmony_ci		       phys_addr_t addr, phys_addr_t alignment,
19662306a36Sopenharmony_ci		       phys_addr_t size);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_civoid vgic_v2_fold_lr_state(struct kvm_vcpu *vcpu);
19962306a36Sopenharmony_civoid vgic_v2_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
20062306a36Sopenharmony_civoid vgic_v2_clear_lr(struct kvm_vcpu *vcpu, int lr);
20162306a36Sopenharmony_civoid vgic_v2_set_underflow(struct kvm_vcpu *vcpu);
20262306a36Sopenharmony_ciint vgic_v2_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
20362306a36Sopenharmony_ciint vgic_v2_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
20462306a36Sopenharmony_ci			 int offset, u32 *val);
20562306a36Sopenharmony_ciint vgic_v2_cpuif_uaccess(struct kvm_vcpu *vcpu, bool is_write,
20662306a36Sopenharmony_ci			  int offset, u32 *val);
20762306a36Sopenharmony_civoid vgic_v2_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
20862306a36Sopenharmony_civoid vgic_v2_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
20962306a36Sopenharmony_civoid vgic_v2_enable(struct kvm_vcpu *vcpu);
21062306a36Sopenharmony_ciint vgic_v2_probe(const struct gic_kvm_info *info);
21162306a36Sopenharmony_ciint vgic_v2_map_resources(struct kvm *kvm);
21262306a36Sopenharmony_ciint vgic_register_dist_iodev(struct kvm *kvm, gpa_t dist_base_address,
21362306a36Sopenharmony_ci			     enum vgic_type);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_civoid vgic_v2_init_lrs(void);
21662306a36Sopenharmony_civoid vgic_v2_load(struct kvm_vcpu *vcpu);
21762306a36Sopenharmony_civoid vgic_v2_put(struct kvm_vcpu *vcpu);
21862306a36Sopenharmony_civoid vgic_v2_vmcr_sync(struct kvm_vcpu *vcpu);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_civoid vgic_v2_save_state(struct kvm_vcpu *vcpu);
22162306a36Sopenharmony_civoid vgic_v2_restore_state(struct kvm_vcpu *vcpu);
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic inline void vgic_get_irq_kref(struct vgic_irq *irq)
22462306a36Sopenharmony_ci{
22562306a36Sopenharmony_ci	if (irq->intid < VGIC_MIN_LPI)
22662306a36Sopenharmony_ci		return;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	kref_get(&irq->refcount);
22962306a36Sopenharmony_ci}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_civoid vgic_v3_fold_lr_state(struct kvm_vcpu *vcpu);
23262306a36Sopenharmony_civoid vgic_v3_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
23362306a36Sopenharmony_civoid vgic_v3_clear_lr(struct kvm_vcpu *vcpu, int lr);
23462306a36Sopenharmony_civoid vgic_v3_set_underflow(struct kvm_vcpu *vcpu);
23562306a36Sopenharmony_civoid vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
23662306a36Sopenharmony_civoid vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
23762306a36Sopenharmony_civoid vgic_v3_enable(struct kvm_vcpu *vcpu);
23862306a36Sopenharmony_ciint vgic_v3_probe(const struct gic_kvm_info *info);
23962306a36Sopenharmony_ciint vgic_v3_map_resources(struct kvm *kvm);
24062306a36Sopenharmony_ciint vgic_v3_lpi_sync_pending_status(struct kvm *kvm, struct vgic_irq *irq);
24162306a36Sopenharmony_ciint vgic_v3_save_pending_tables(struct kvm *kvm);
24262306a36Sopenharmony_ciint vgic_v3_set_redist_base(struct kvm *kvm, u32 index, u64 addr, u32 count);
24362306a36Sopenharmony_ciint vgic_register_redist_iodev(struct kvm_vcpu *vcpu);
24462306a36Sopenharmony_civoid vgic_unregister_redist_iodev(struct kvm_vcpu *vcpu);
24562306a36Sopenharmony_cibool vgic_v3_check_base(struct kvm *kvm);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_civoid vgic_v3_load(struct kvm_vcpu *vcpu);
24862306a36Sopenharmony_civoid vgic_v3_put(struct kvm_vcpu *vcpu);
24962306a36Sopenharmony_civoid vgic_v3_vmcr_sync(struct kvm_vcpu *vcpu);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cibool vgic_has_its(struct kvm *kvm);
25262306a36Sopenharmony_ciint kvm_vgic_register_its_device(void);
25362306a36Sopenharmony_civoid vgic_enable_lpis(struct kvm_vcpu *vcpu);
25462306a36Sopenharmony_civoid vgic_flush_pending_lpis(struct kvm_vcpu *vcpu);
25562306a36Sopenharmony_ciint vgic_its_inject_msi(struct kvm *kvm, struct kvm_msi *msi);
25662306a36Sopenharmony_ciint vgic_v3_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
25762306a36Sopenharmony_ciint vgic_v3_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
25862306a36Sopenharmony_ci			 int offset, u32 *val);
25962306a36Sopenharmony_ciint vgic_v3_redist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
26062306a36Sopenharmony_ci			 int offset, u32 *val);
26162306a36Sopenharmony_ciint vgic_v3_cpu_sysregs_uaccess(struct kvm_vcpu *vcpu,
26262306a36Sopenharmony_ci				struct kvm_device_attr *attr, bool is_write);
26362306a36Sopenharmony_ciint vgic_v3_has_cpu_sysregs_attr(struct kvm_vcpu *vcpu, struct kvm_device_attr *attr);
26462306a36Sopenharmony_ciint vgic_v3_line_level_info_uaccess(struct kvm_vcpu *vcpu, bool is_write,
26562306a36Sopenharmony_ci				    u32 intid, u32 *val);
26662306a36Sopenharmony_ciint kvm_register_vgic_device(unsigned long type);
26762306a36Sopenharmony_civoid vgic_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
26862306a36Sopenharmony_civoid vgic_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
26962306a36Sopenharmony_ciint vgic_lazy_init(struct kvm *kvm);
27062306a36Sopenharmony_ciint vgic_init(struct kvm *kvm);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_civoid vgic_debug_init(struct kvm *kvm);
27362306a36Sopenharmony_civoid vgic_debug_destroy(struct kvm *kvm);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic inline int vgic_v3_max_apr_idx(struct kvm_vcpu *vcpu)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	struct vgic_cpu *cpu_if = &vcpu->arch.vgic_cpu;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	/*
28062306a36Sopenharmony_ci	 * num_pri_bits are initialized with HW supported values.
28162306a36Sopenharmony_ci	 * We can rely safely on num_pri_bits even if VM has not
28262306a36Sopenharmony_ci	 * restored ICC_CTLR_EL1 before restoring APnR registers.
28362306a36Sopenharmony_ci	 */
28462306a36Sopenharmony_ci	switch (cpu_if->num_pri_bits) {
28562306a36Sopenharmony_ci	case 7: return 3;
28662306a36Sopenharmony_ci	case 6: return 1;
28762306a36Sopenharmony_ci	default: return 0;
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic inline bool
29262306a36Sopenharmony_civgic_v3_redist_region_full(struct vgic_redist_region *region)
29362306a36Sopenharmony_ci{
29462306a36Sopenharmony_ci	if (!region->count)
29562306a36Sopenharmony_ci		return false;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	return (region->free_index >= region->count);
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistruct vgic_redist_region *vgic_v3_rdist_free_slot(struct list_head *rdregs);
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic inline size_t
30362306a36Sopenharmony_civgic_v3_rd_region_size(struct kvm *kvm, struct vgic_redist_region *rdreg)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	if (!rdreg->count)
30662306a36Sopenharmony_ci		return atomic_read(&kvm->online_vcpus) * KVM_VGIC_V3_REDIST_SIZE;
30762306a36Sopenharmony_ci	else
30862306a36Sopenharmony_ci		return rdreg->count * KVM_VGIC_V3_REDIST_SIZE;
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cistruct vgic_redist_region *vgic_v3_rdist_region_from_index(struct kvm *kvm,
31262306a36Sopenharmony_ci							   u32 index);
31362306a36Sopenharmony_civoid vgic_v3_free_redist_region(struct vgic_redist_region *rdreg);
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cibool vgic_v3_rdist_overlap(struct kvm *kvm, gpa_t base, size_t size);
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic inline bool vgic_dist_overlap(struct kvm *kvm, gpa_t base, size_t size)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	struct vgic_dist *d = &kvm->arch.vgic;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	return (base + size > d->vgic_dist_base) &&
32262306a36Sopenharmony_ci		(base < d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE);
32362306a36Sopenharmony_ci}
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_cibool vgic_lpis_enabled(struct kvm_vcpu *vcpu);
32662306a36Sopenharmony_ciint vgic_copy_lpi_list(struct kvm *kvm, struct kvm_vcpu *vcpu, u32 **intid_ptr);
32762306a36Sopenharmony_ciint vgic_its_resolve_lpi(struct kvm *kvm, struct vgic_its *its,
32862306a36Sopenharmony_ci			 u32 devid, u32 eventid, struct vgic_irq **irq);
32962306a36Sopenharmony_cistruct vgic_its *vgic_msi_to_its(struct kvm *kvm, struct kvm_msi *msi);
33062306a36Sopenharmony_ciint vgic_its_inject_cached_translation(struct kvm *kvm, struct kvm_msi *msi);
33162306a36Sopenharmony_civoid vgic_lpi_translation_cache_init(struct kvm *kvm);
33262306a36Sopenharmony_civoid vgic_lpi_translation_cache_destroy(struct kvm *kvm);
33362306a36Sopenharmony_civoid vgic_its_invalidate_cache(struct kvm *kvm);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci/* GICv4.1 MMIO interface */
33662306a36Sopenharmony_ciint vgic_its_inv_lpi(struct kvm *kvm, struct vgic_irq *irq);
33762306a36Sopenharmony_ciint vgic_its_invall(struct kvm_vcpu *vcpu);
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cibool vgic_supports_direct_msis(struct kvm *kvm);
34062306a36Sopenharmony_ciint vgic_v4_init(struct kvm *kvm);
34162306a36Sopenharmony_civoid vgic_v4_teardown(struct kvm *kvm);
34262306a36Sopenharmony_civoid vgic_v4_configure_vsgis(struct kvm *kvm);
34362306a36Sopenharmony_civoid vgic_v4_get_vlpi_state(struct vgic_irq *irq, bool *val);
34462306a36Sopenharmony_ciint vgic_v4_request_vpe_irq(struct kvm_vcpu *vcpu, int irq);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci#endif
347