162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci#include <linux/irqchip/arm-gic-v3.h>
462306a36Sopenharmony_ci#include <linux/irq.h>
562306a36Sopenharmony_ci#include <linux/irqdomain.h>
662306a36Sopenharmony_ci#include <linux/kstrtox.h>
762306a36Sopenharmony_ci#include <linux/kvm.h>
862306a36Sopenharmony_ci#include <linux/kvm_host.h>
962306a36Sopenharmony_ci#include <kvm/arm_vgic.h>
1062306a36Sopenharmony_ci#include <asm/kvm_hyp.h>
1162306a36Sopenharmony_ci#include <asm/kvm_mmu.h>
1262306a36Sopenharmony_ci#include <asm/kvm_asm.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "vgic.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_cistatic bool group0_trap;
1762306a36Sopenharmony_cistatic bool group1_trap;
1862306a36Sopenharmony_cistatic bool common_trap;
1962306a36Sopenharmony_cistatic bool dir_trap;
2062306a36Sopenharmony_cistatic bool gicv4_enable;
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_civoid vgic_v3_set_underflow(struct kvm_vcpu *vcpu)
2362306a36Sopenharmony_ci{
2462306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v3;
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci	cpuif->vgic_hcr |= ICH_HCR_UIE;
2762306a36Sopenharmony_ci}
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic bool lr_signals_eoi_mi(u64 lr_val)
3062306a36Sopenharmony_ci{
3162306a36Sopenharmony_ci	return !(lr_val & ICH_LR_STATE) && (lr_val & ICH_LR_EOI) &&
3262306a36Sopenharmony_ci	       !(lr_val & ICH_LR_HW);
3362306a36Sopenharmony_ci}
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_civoid vgic_v3_fold_lr_state(struct kvm_vcpu *vcpu)
3662306a36Sopenharmony_ci{
3762306a36Sopenharmony_ci	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
3862306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpuif = &vgic_cpu->vgic_v3;
3962306a36Sopenharmony_ci	u32 model = vcpu->kvm->arch.vgic.vgic_model;
4062306a36Sopenharmony_ci	int lr;
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	DEBUG_SPINLOCK_BUG_ON(!irqs_disabled());
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	cpuif->vgic_hcr &= ~ICH_HCR_UIE;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	for (lr = 0; lr < cpuif->used_lrs; lr++) {
4762306a36Sopenharmony_ci		u64 val = cpuif->vgic_lr[lr];
4862306a36Sopenharmony_ci		u32 intid, cpuid;
4962306a36Sopenharmony_ci		struct vgic_irq *irq;
5062306a36Sopenharmony_ci		bool is_v2_sgi = false;
5162306a36Sopenharmony_ci		bool deactivated;
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci		cpuid = val & GICH_LR_PHYSID_CPUID;
5462306a36Sopenharmony_ci		cpuid >>= GICH_LR_PHYSID_CPUID_SHIFT;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci		if (model == KVM_DEV_TYPE_ARM_VGIC_V3) {
5762306a36Sopenharmony_ci			intid = val & ICH_LR_VIRTUAL_ID_MASK;
5862306a36Sopenharmony_ci		} else {
5962306a36Sopenharmony_ci			intid = val & GICH_LR_VIRTUALID;
6062306a36Sopenharmony_ci			is_v2_sgi = vgic_irq_is_sgi(intid);
6162306a36Sopenharmony_ci		}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci		/* Notify fds when the guest EOI'ed a level-triggered IRQ */
6462306a36Sopenharmony_ci		if (lr_signals_eoi_mi(val) && vgic_valid_spi(vcpu->kvm, intid))
6562306a36Sopenharmony_ci			kvm_notify_acked_irq(vcpu->kvm, 0,
6662306a36Sopenharmony_ci					     intid - VGIC_NR_PRIVATE_IRQS);
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci		irq = vgic_get_irq(vcpu->kvm, vcpu, intid);
6962306a36Sopenharmony_ci		if (!irq)	/* An LPI could have been unmapped. */
7062306a36Sopenharmony_ci			continue;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci		raw_spin_lock(&irq->irq_lock);
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci		/* Always preserve the active bit, note deactivation */
7562306a36Sopenharmony_ci		deactivated = irq->active && !(val & ICH_LR_ACTIVE_BIT);
7662306a36Sopenharmony_ci		irq->active = !!(val & ICH_LR_ACTIVE_BIT);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci		if (irq->active && is_v2_sgi)
7962306a36Sopenharmony_ci			irq->active_source = cpuid;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci		/* Edge is the only case where we preserve the pending bit */
8262306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_EDGE &&
8362306a36Sopenharmony_ci		    (val & ICH_LR_PENDING_BIT)) {
8462306a36Sopenharmony_ci			irq->pending_latch = true;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci			if (is_v2_sgi)
8762306a36Sopenharmony_ci				irq->source |= (1 << cpuid);
8862306a36Sopenharmony_ci		}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci		/*
9162306a36Sopenharmony_ci		 * Clear soft pending state when level irqs have been acked.
9262306a36Sopenharmony_ci		 */
9362306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_LEVEL && !(val & ICH_LR_STATE))
9462306a36Sopenharmony_ci			irq->pending_latch = false;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci		/* Handle resampling for mapped interrupts if required */
9762306a36Sopenharmony_ci		vgic_irq_handle_resampling(irq, deactivated, val & ICH_LR_PENDING_BIT);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci		raw_spin_unlock(&irq->irq_lock);
10062306a36Sopenharmony_ci		vgic_put_irq(vcpu->kvm, irq);
10162306a36Sopenharmony_ci	}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	cpuif->used_lrs = 0;
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci/* Requires the irq to be locked already */
10762306a36Sopenharmony_civoid vgic_v3_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr)
10862306a36Sopenharmony_ci{
10962306a36Sopenharmony_ci	u32 model = vcpu->kvm->arch.vgic.vgic_model;
11062306a36Sopenharmony_ci	u64 val = irq->intid;
11162306a36Sopenharmony_ci	bool allow_pending = true, is_v2_sgi;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	is_v2_sgi = (vgic_irq_is_sgi(irq->intid) &&
11462306a36Sopenharmony_ci		     model == KVM_DEV_TYPE_ARM_VGIC_V2);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	if (irq->active) {
11762306a36Sopenharmony_ci		val |= ICH_LR_ACTIVE_BIT;
11862306a36Sopenharmony_ci		if (is_v2_sgi)
11962306a36Sopenharmony_ci			val |= irq->active_source << GICH_LR_PHYSID_CPUID_SHIFT;
12062306a36Sopenharmony_ci		if (vgic_irq_is_multi_sgi(irq)) {
12162306a36Sopenharmony_ci			allow_pending = false;
12262306a36Sopenharmony_ci			val |= ICH_LR_EOI;
12362306a36Sopenharmony_ci		}
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	if (irq->hw && !vgic_irq_needs_resampling(irq)) {
12762306a36Sopenharmony_ci		val |= ICH_LR_HW;
12862306a36Sopenharmony_ci		val |= ((u64)irq->hwintid) << ICH_LR_PHYS_ID_SHIFT;
12962306a36Sopenharmony_ci		/*
13062306a36Sopenharmony_ci		 * Never set pending+active on a HW interrupt, as the
13162306a36Sopenharmony_ci		 * pending state is kept at the physical distributor
13262306a36Sopenharmony_ci		 * level.
13362306a36Sopenharmony_ci		 */
13462306a36Sopenharmony_ci		if (irq->active)
13562306a36Sopenharmony_ci			allow_pending = false;
13662306a36Sopenharmony_ci	} else {
13762306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_LEVEL) {
13862306a36Sopenharmony_ci			val |= ICH_LR_EOI;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci			/*
14162306a36Sopenharmony_ci			 * Software resampling doesn't work very well
14262306a36Sopenharmony_ci			 * if we allow P+A, so let's not do that.
14362306a36Sopenharmony_ci			 */
14462306a36Sopenharmony_ci			if (irq->active)
14562306a36Sopenharmony_ci				allow_pending = false;
14662306a36Sopenharmony_ci		}
14762306a36Sopenharmony_ci	}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	if (allow_pending && irq_is_pending(irq)) {
15062306a36Sopenharmony_ci		val |= ICH_LR_PENDING_BIT;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_EDGE)
15362306a36Sopenharmony_ci			irq->pending_latch = false;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci		if (vgic_irq_is_sgi(irq->intid) &&
15662306a36Sopenharmony_ci		    model == KVM_DEV_TYPE_ARM_VGIC_V2) {
15762306a36Sopenharmony_ci			u32 src = ffs(irq->source);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci			if (WARN_RATELIMIT(!src, "No SGI source for INTID %d\n",
16062306a36Sopenharmony_ci					   irq->intid))
16162306a36Sopenharmony_ci				return;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci			val |= (src - 1) << GICH_LR_PHYSID_CPUID_SHIFT;
16462306a36Sopenharmony_ci			irq->source &= ~(1 << (src - 1));
16562306a36Sopenharmony_ci			if (irq->source) {
16662306a36Sopenharmony_ci				irq->pending_latch = true;
16762306a36Sopenharmony_ci				val |= ICH_LR_EOI;
16862306a36Sopenharmony_ci			}
16962306a36Sopenharmony_ci		}
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/*
17362306a36Sopenharmony_ci	 * Level-triggered mapped IRQs are special because we only observe
17462306a36Sopenharmony_ci	 * rising edges as input to the VGIC.  We therefore lower the line
17562306a36Sopenharmony_ci	 * level here, so that we can take new virtual IRQs.  See
17662306a36Sopenharmony_ci	 * vgic_v3_fold_lr_state for more info.
17762306a36Sopenharmony_ci	 */
17862306a36Sopenharmony_ci	if (vgic_irq_is_mapped_level(irq) && (val & ICH_LR_PENDING_BIT))
17962306a36Sopenharmony_ci		irq->line_level = false;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	if (irq->group)
18262306a36Sopenharmony_ci		val |= ICH_LR_GROUP;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	val |= (u64)irq->priority << ICH_LR_PRIORITY_SHIFT;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[lr] = val;
18762306a36Sopenharmony_ci}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_civoid vgic_v3_clear_lr(struct kvm_vcpu *vcpu, int lr)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[lr] = 0;
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_civoid vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
19562306a36Sopenharmony_ci{
19662306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v3;
19762306a36Sopenharmony_ci	u32 model = vcpu->kvm->arch.vgic.vgic_model;
19862306a36Sopenharmony_ci	u32 vmcr;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	if (model == KVM_DEV_TYPE_ARM_VGIC_V2) {
20162306a36Sopenharmony_ci		vmcr = (vmcrp->ackctl << ICH_VMCR_ACK_CTL_SHIFT) &
20262306a36Sopenharmony_ci			ICH_VMCR_ACK_CTL_MASK;
20362306a36Sopenharmony_ci		vmcr |= (vmcrp->fiqen << ICH_VMCR_FIQ_EN_SHIFT) &
20462306a36Sopenharmony_ci			ICH_VMCR_FIQ_EN_MASK;
20562306a36Sopenharmony_ci	} else {
20662306a36Sopenharmony_ci		/*
20762306a36Sopenharmony_ci		 * When emulating GICv3 on GICv3 with SRE=1 on the
20862306a36Sopenharmony_ci		 * VFIQEn bit is RES1 and the VAckCtl bit is RES0.
20962306a36Sopenharmony_ci		 */
21062306a36Sopenharmony_ci		vmcr = ICH_VMCR_FIQ_EN_MASK;
21162306a36Sopenharmony_ci	}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	vmcr |= (vmcrp->cbpr << ICH_VMCR_CBPR_SHIFT) & ICH_VMCR_CBPR_MASK;
21462306a36Sopenharmony_ci	vmcr |= (vmcrp->eoim << ICH_VMCR_EOIM_SHIFT) & ICH_VMCR_EOIM_MASK;
21562306a36Sopenharmony_ci	vmcr |= (vmcrp->abpr << ICH_VMCR_BPR1_SHIFT) & ICH_VMCR_BPR1_MASK;
21662306a36Sopenharmony_ci	vmcr |= (vmcrp->bpr << ICH_VMCR_BPR0_SHIFT) & ICH_VMCR_BPR0_MASK;
21762306a36Sopenharmony_ci	vmcr |= (vmcrp->pmr << ICH_VMCR_PMR_SHIFT) & ICH_VMCR_PMR_MASK;
21862306a36Sopenharmony_ci	vmcr |= (vmcrp->grpen0 << ICH_VMCR_ENG0_SHIFT) & ICH_VMCR_ENG0_MASK;
21962306a36Sopenharmony_ci	vmcr |= (vmcrp->grpen1 << ICH_VMCR_ENG1_SHIFT) & ICH_VMCR_ENG1_MASK;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	cpu_if->vgic_vmcr = vmcr;
22262306a36Sopenharmony_ci}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_civoid vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v3;
22762306a36Sopenharmony_ci	u32 model = vcpu->kvm->arch.vgic.vgic_model;
22862306a36Sopenharmony_ci	u32 vmcr;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	vmcr = cpu_if->vgic_vmcr;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	if (model == KVM_DEV_TYPE_ARM_VGIC_V2) {
23362306a36Sopenharmony_ci		vmcrp->ackctl = (vmcr & ICH_VMCR_ACK_CTL_MASK) >>
23462306a36Sopenharmony_ci			ICH_VMCR_ACK_CTL_SHIFT;
23562306a36Sopenharmony_ci		vmcrp->fiqen = (vmcr & ICH_VMCR_FIQ_EN_MASK) >>
23662306a36Sopenharmony_ci			ICH_VMCR_FIQ_EN_SHIFT;
23762306a36Sopenharmony_ci	} else {
23862306a36Sopenharmony_ci		/*
23962306a36Sopenharmony_ci		 * When emulating GICv3 on GICv3 with SRE=1 on the
24062306a36Sopenharmony_ci		 * VFIQEn bit is RES1 and the VAckCtl bit is RES0.
24162306a36Sopenharmony_ci		 */
24262306a36Sopenharmony_ci		vmcrp->fiqen = 1;
24362306a36Sopenharmony_ci		vmcrp->ackctl = 0;
24462306a36Sopenharmony_ci	}
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	vmcrp->cbpr = (vmcr & ICH_VMCR_CBPR_MASK) >> ICH_VMCR_CBPR_SHIFT;
24762306a36Sopenharmony_ci	vmcrp->eoim = (vmcr & ICH_VMCR_EOIM_MASK) >> ICH_VMCR_EOIM_SHIFT;
24862306a36Sopenharmony_ci	vmcrp->abpr = (vmcr & ICH_VMCR_BPR1_MASK) >> ICH_VMCR_BPR1_SHIFT;
24962306a36Sopenharmony_ci	vmcrp->bpr  = (vmcr & ICH_VMCR_BPR0_MASK) >> ICH_VMCR_BPR0_SHIFT;
25062306a36Sopenharmony_ci	vmcrp->pmr  = (vmcr & ICH_VMCR_PMR_MASK) >> ICH_VMCR_PMR_SHIFT;
25162306a36Sopenharmony_ci	vmcrp->grpen0 = (vmcr & ICH_VMCR_ENG0_MASK) >> ICH_VMCR_ENG0_SHIFT;
25262306a36Sopenharmony_ci	vmcrp->grpen1 = (vmcr & ICH_VMCR_ENG1_MASK) >> ICH_VMCR_ENG1_SHIFT;
25362306a36Sopenharmony_ci}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci#define INITIAL_PENDBASER_VALUE						  \
25662306a36Sopenharmony_ci	(GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)		| \
25762306a36Sopenharmony_ci	GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, SameAsInner)	| \
25862306a36Sopenharmony_ci	GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable))
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_civoid vgic_v3_enable(struct kvm_vcpu *vcpu)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	struct vgic_v3_cpu_if *vgic_v3 = &vcpu->arch.vgic_cpu.vgic_v3;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/*
26562306a36Sopenharmony_ci	 * By forcing VMCR to zero, the GIC will restore the binary
26662306a36Sopenharmony_ci	 * points to their reset values. Anything else resets to zero
26762306a36Sopenharmony_ci	 * anyway.
26862306a36Sopenharmony_ci	 */
26962306a36Sopenharmony_ci	vgic_v3->vgic_vmcr = 0;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	/*
27262306a36Sopenharmony_ci	 * If we are emulating a GICv3, we do it in an non-GICv2-compatible
27362306a36Sopenharmony_ci	 * way, so we force SRE to 1 to demonstrate this to the guest.
27462306a36Sopenharmony_ci	 * Also, we don't support any form of IRQ/FIQ bypass.
27562306a36Sopenharmony_ci	 * This goes with the spec allowing the value to be RAO/WI.
27662306a36Sopenharmony_ci	 */
27762306a36Sopenharmony_ci	if (vcpu->kvm->arch.vgic.vgic_model == KVM_DEV_TYPE_ARM_VGIC_V3) {
27862306a36Sopenharmony_ci		vgic_v3->vgic_sre = (ICC_SRE_EL1_DIB |
27962306a36Sopenharmony_ci				     ICC_SRE_EL1_DFB |
28062306a36Sopenharmony_ci				     ICC_SRE_EL1_SRE);
28162306a36Sopenharmony_ci		vcpu->arch.vgic_cpu.pendbaser = INITIAL_PENDBASER_VALUE;
28262306a36Sopenharmony_ci	} else {
28362306a36Sopenharmony_ci		vgic_v3->vgic_sre = 0;
28462306a36Sopenharmony_ci	}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.num_id_bits = (kvm_vgic_global_state.ich_vtr_el2 &
28762306a36Sopenharmony_ci					   ICH_VTR_ID_BITS_MASK) >>
28862306a36Sopenharmony_ci					   ICH_VTR_ID_BITS_SHIFT;
28962306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.num_pri_bits = ((kvm_vgic_global_state.ich_vtr_el2 &
29062306a36Sopenharmony_ci					    ICH_VTR_PRI_BITS_MASK) >>
29162306a36Sopenharmony_ci					    ICH_VTR_PRI_BITS_SHIFT) + 1;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	/* Get the show on the road... */
29462306a36Sopenharmony_ci	vgic_v3->vgic_hcr = ICH_HCR_EN;
29562306a36Sopenharmony_ci	if (group0_trap)
29662306a36Sopenharmony_ci		vgic_v3->vgic_hcr |= ICH_HCR_TALL0;
29762306a36Sopenharmony_ci	if (group1_trap)
29862306a36Sopenharmony_ci		vgic_v3->vgic_hcr |= ICH_HCR_TALL1;
29962306a36Sopenharmony_ci	if (common_trap)
30062306a36Sopenharmony_ci		vgic_v3->vgic_hcr |= ICH_HCR_TC;
30162306a36Sopenharmony_ci	if (dir_trap)
30262306a36Sopenharmony_ci		vgic_v3->vgic_hcr |= ICH_HCR_TDIR;
30362306a36Sopenharmony_ci}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ciint vgic_v3_lpi_sync_pending_status(struct kvm *kvm, struct vgic_irq *irq)
30662306a36Sopenharmony_ci{
30762306a36Sopenharmony_ci	struct kvm_vcpu *vcpu;
30862306a36Sopenharmony_ci	int byte_offset, bit_nr;
30962306a36Sopenharmony_ci	gpa_t pendbase, ptr;
31062306a36Sopenharmony_ci	bool status;
31162306a36Sopenharmony_ci	u8 val;
31262306a36Sopenharmony_ci	int ret;
31362306a36Sopenharmony_ci	unsigned long flags;
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ciretry:
31662306a36Sopenharmony_ci	vcpu = irq->target_vcpu;
31762306a36Sopenharmony_ci	if (!vcpu)
31862306a36Sopenharmony_ci		return 0;
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci	pendbase = GICR_PENDBASER_ADDRESS(vcpu->arch.vgic_cpu.pendbaser);
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci	byte_offset = irq->intid / BITS_PER_BYTE;
32362306a36Sopenharmony_ci	bit_nr = irq->intid % BITS_PER_BYTE;
32462306a36Sopenharmony_ci	ptr = pendbase + byte_offset;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	ret = kvm_read_guest_lock(kvm, ptr, &val, 1);
32762306a36Sopenharmony_ci	if (ret)
32862306a36Sopenharmony_ci		return ret;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	status = val & (1 << bit_nr);
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	raw_spin_lock_irqsave(&irq->irq_lock, flags);
33362306a36Sopenharmony_ci	if (irq->target_vcpu != vcpu) {
33462306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(&irq->irq_lock, flags);
33562306a36Sopenharmony_ci		goto retry;
33662306a36Sopenharmony_ci	}
33762306a36Sopenharmony_ci	irq->pending_latch = status;
33862306a36Sopenharmony_ci	vgic_queue_irq_unlock(vcpu->kvm, irq, flags);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	if (status) {
34162306a36Sopenharmony_ci		/* clear consumed data */
34262306a36Sopenharmony_ci		val &= ~(1 << bit_nr);
34362306a36Sopenharmony_ci		ret = vgic_write_guest_lock(kvm, ptr, &val, 1);
34462306a36Sopenharmony_ci		if (ret)
34562306a36Sopenharmony_ci			return ret;
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci	return 0;
34862306a36Sopenharmony_ci}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci/*
35162306a36Sopenharmony_ci * The deactivation of the doorbell interrupt will trigger the
35262306a36Sopenharmony_ci * unmapping of the associated vPE.
35362306a36Sopenharmony_ci */
35462306a36Sopenharmony_cistatic void unmap_all_vpes(struct kvm *kvm)
35562306a36Sopenharmony_ci{
35662306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
35762306a36Sopenharmony_ci	int i;
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	for (i = 0; i < dist->its_vm.nr_vpes; i++)
36062306a36Sopenharmony_ci		free_irq(dist->its_vm.vpes[i]->irq, kvm_get_vcpu(kvm, i));
36162306a36Sopenharmony_ci}
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic void map_all_vpes(struct kvm *kvm)
36462306a36Sopenharmony_ci{
36562306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
36662306a36Sopenharmony_ci	int i;
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	for (i = 0; i < dist->its_vm.nr_vpes; i++)
36962306a36Sopenharmony_ci		WARN_ON(vgic_v4_request_vpe_irq(kvm_get_vcpu(kvm, i),
37062306a36Sopenharmony_ci						dist->its_vm.vpes[i]->irq));
37162306a36Sopenharmony_ci}
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci/**
37462306a36Sopenharmony_ci * vgic_v3_save_pending_tables - Save the pending tables into guest RAM
37562306a36Sopenharmony_ci * kvm lock and all vcpu lock must be held
37662306a36Sopenharmony_ci */
37762306a36Sopenharmony_ciint vgic_v3_save_pending_tables(struct kvm *kvm)
37862306a36Sopenharmony_ci{
37962306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
38062306a36Sopenharmony_ci	struct vgic_irq *irq;
38162306a36Sopenharmony_ci	gpa_t last_ptr = ~(gpa_t)0;
38262306a36Sopenharmony_ci	bool vlpi_avail = false;
38362306a36Sopenharmony_ci	int ret = 0;
38462306a36Sopenharmony_ci	u8 val;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	if (unlikely(!vgic_initialized(kvm)))
38762306a36Sopenharmony_ci		return -ENXIO;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	/*
39062306a36Sopenharmony_ci	 * A preparation for getting any VLPI states.
39162306a36Sopenharmony_ci	 * The above vgic initialized check also ensures that the allocation
39262306a36Sopenharmony_ci	 * and enabling of the doorbells have already been done.
39362306a36Sopenharmony_ci	 */
39462306a36Sopenharmony_ci	if (kvm_vgic_global_state.has_gicv4_1) {
39562306a36Sopenharmony_ci		unmap_all_vpes(kvm);
39662306a36Sopenharmony_ci		vlpi_avail = true;
39762306a36Sopenharmony_ci	}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	list_for_each_entry(irq, &dist->lpi_list_head, lpi_list) {
40062306a36Sopenharmony_ci		int byte_offset, bit_nr;
40162306a36Sopenharmony_ci		struct kvm_vcpu *vcpu;
40262306a36Sopenharmony_ci		gpa_t pendbase, ptr;
40362306a36Sopenharmony_ci		bool is_pending;
40462306a36Sopenharmony_ci		bool stored;
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci		vcpu = irq->target_vcpu;
40762306a36Sopenharmony_ci		if (!vcpu)
40862306a36Sopenharmony_ci			continue;
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci		pendbase = GICR_PENDBASER_ADDRESS(vcpu->arch.vgic_cpu.pendbaser);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci		byte_offset = irq->intid / BITS_PER_BYTE;
41362306a36Sopenharmony_ci		bit_nr = irq->intid % BITS_PER_BYTE;
41462306a36Sopenharmony_ci		ptr = pendbase + byte_offset;
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci		if (ptr != last_ptr) {
41762306a36Sopenharmony_ci			ret = kvm_read_guest_lock(kvm, ptr, &val, 1);
41862306a36Sopenharmony_ci			if (ret)
41962306a36Sopenharmony_ci				goto out;
42062306a36Sopenharmony_ci			last_ptr = ptr;
42162306a36Sopenharmony_ci		}
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci		stored = val & (1U << bit_nr);
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci		is_pending = irq->pending_latch;
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci		if (irq->hw && vlpi_avail)
42862306a36Sopenharmony_ci			vgic_v4_get_vlpi_state(irq, &is_pending);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci		if (stored == is_pending)
43162306a36Sopenharmony_ci			continue;
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci		if (is_pending)
43462306a36Sopenharmony_ci			val |= 1 << bit_nr;
43562306a36Sopenharmony_ci		else
43662306a36Sopenharmony_ci			val &= ~(1 << bit_nr);
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci		ret = vgic_write_guest_lock(kvm, ptr, &val, 1);
43962306a36Sopenharmony_ci		if (ret)
44062306a36Sopenharmony_ci			goto out;
44162306a36Sopenharmony_ci	}
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ciout:
44462306a36Sopenharmony_ci	if (vlpi_avail)
44562306a36Sopenharmony_ci		map_all_vpes(kvm);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	return ret;
44862306a36Sopenharmony_ci}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci/**
45162306a36Sopenharmony_ci * vgic_v3_rdist_overlap - check if a region overlaps with any
45262306a36Sopenharmony_ci * existing redistributor region
45362306a36Sopenharmony_ci *
45462306a36Sopenharmony_ci * @kvm: kvm handle
45562306a36Sopenharmony_ci * @base: base of the region
45662306a36Sopenharmony_ci * @size: size of region
45762306a36Sopenharmony_ci *
45862306a36Sopenharmony_ci * Return: true if there is an overlap
45962306a36Sopenharmony_ci */
46062306a36Sopenharmony_cibool vgic_v3_rdist_overlap(struct kvm *kvm, gpa_t base, size_t size)
46162306a36Sopenharmony_ci{
46262306a36Sopenharmony_ci	struct vgic_dist *d = &kvm->arch.vgic;
46362306a36Sopenharmony_ci	struct vgic_redist_region *rdreg;
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	list_for_each_entry(rdreg, &d->rd_regions, list) {
46662306a36Sopenharmony_ci		if ((base + size > rdreg->base) &&
46762306a36Sopenharmony_ci			(base < rdreg->base + vgic_v3_rd_region_size(kvm, rdreg)))
46862306a36Sopenharmony_ci			return true;
46962306a36Sopenharmony_ci	}
47062306a36Sopenharmony_ci	return false;
47162306a36Sopenharmony_ci}
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci/*
47462306a36Sopenharmony_ci * Check for overlapping regions and for regions crossing the end of memory
47562306a36Sopenharmony_ci * for base addresses which have already been set.
47662306a36Sopenharmony_ci */
47762306a36Sopenharmony_cibool vgic_v3_check_base(struct kvm *kvm)
47862306a36Sopenharmony_ci{
47962306a36Sopenharmony_ci	struct vgic_dist *d = &kvm->arch.vgic;
48062306a36Sopenharmony_ci	struct vgic_redist_region *rdreg;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	if (!IS_VGIC_ADDR_UNDEF(d->vgic_dist_base) &&
48362306a36Sopenharmony_ci	    d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE < d->vgic_dist_base)
48462306a36Sopenharmony_ci		return false;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	list_for_each_entry(rdreg, &d->rd_regions, list) {
48762306a36Sopenharmony_ci		size_t sz = vgic_v3_rd_region_size(kvm, rdreg);
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci		if (vgic_check_iorange(kvm, VGIC_ADDR_UNDEF,
49062306a36Sopenharmony_ci				       rdreg->base, SZ_64K, sz))
49162306a36Sopenharmony_ci			return false;
49262306a36Sopenharmony_ci	}
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	if (IS_VGIC_ADDR_UNDEF(d->vgic_dist_base))
49562306a36Sopenharmony_ci		return true;
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	return !vgic_v3_rdist_overlap(kvm, d->vgic_dist_base,
49862306a36Sopenharmony_ci				      KVM_VGIC_V3_DIST_SIZE);
49962306a36Sopenharmony_ci}
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci/**
50262306a36Sopenharmony_ci * vgic_v3_rdist_free_slot - Look up registered rdist regions and identify one
50362306a36Sopenharmony_ci * which has free space to put a new rdist region.
50462306a36Sopenharmony_ci *
50562306a36Sopenharmony_ci * @rd_regions: redistributor region list head
50662306a36Sopenharmony_ci *
50762306a36Sopenharmony_ci * A redistributor regions maps n redistributors, n = region size / (2 x 64kB).
50862306a36Sopenharmony_ci * Stride between redistributors is 0 and regions are filled in the index order.
50962306a36Sopenharmony_ci *
51062306a36Sopenharmony_ci * Return: the redist region handle, if any, that has space to map a new rdist
51162306a36Sopenharmony_ci * region.
51262306a36Sopenharmony_ci */
51362306a36Sopenharmony_cistruct vgic_redist_region *vgic_v3_rdist_free_slot(struct list_head *rd_regions)
51462306a36Sopenharmony_ci{
51562306a36Sopenharmony_ci	struct vgic_redist_region *rdreg;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	list_for_each_entry(rdreg, rd_regions, list) {
51862306a36Sopenharmony_ci		if (!vgic_v3_redist_region_full(rdreg))
51962306a36Sopenharmony_ci			return rdreg;
52062306a36Sopenharmony_ci	}
52162306a36Sopenharmony_ci	return NULL;
52262306a36Sopenharmony_ci}
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_cistruct vgic_redist_region *vgic_v3_rdist_region_from_index(struct kvm *kvm,
52562306a36Sopenharmony_ci							   u32 index)
52662306a36Sopenharmony_ci{
52762306a36Sopenharmony_ci	struct list_head *rd_regions = &kvm->arch.vgic.rd_regions;
52862306a36Sopenharmony_ci	struct vgic_redist_region *rdreg;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	list_for_each_entry(rdreg, rd_regions, list) {
53162306a36Sopenharmony_ci		if (rdreg->index == index)
53262306a36Sopenharmony_ci			return rdreg;
53362306a36Sopenharmony_ci	}
53462306a36Sopenharmony_ci	return NULL;
53562306a36Sopenharmony_ci}
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ciint vgic_v3_map_resources(struct kvm *kvm)
53962306a36Sopenharmony_ci{
54062306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
54162306a36Sopenharmony_ci	struct kvm_vcpu *vcpu;
54262306a36Sopenharmony_ci	unsigned long c;
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci	kvm_for_each_vcpu(c, vcpu, kvm) {
54562306a36Sopenharmony_ci		struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci		if (IS_VGIC_ADDR_UNDEF(vgic_cpu->rd_iodev.base_addr)) {
54862306a36Sopenharmony_ci			kvm_debug("vcpu %ld redistributor base not set\n", c);
54962306a36Sopenharmony_ci			return -ENXIO;
55062306a36Sopenharmony_ci		}
55162306a36Sopenharmony_ci	}
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	if (IS_VGIC_ADDR_UNDEF(dist->vgic_dist_base)) {
55462306a36Sopenharmony_ci		kvm_debug("Need to set vgic distributor addresses first\n");
55562306a36Sopenharmony_ci		return -ENXIO;
55662306a36Sopenharmony_ci	}
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	if (!vgic_v3_check_base(kvm)) {
55962306a36Sopenharmony_ci		kvm_debug("VGIC redist and dist frames overlap\n");
56062306a36Sopenharmony_ci		return -EINVAL;
56162306a36Sopenharmony_ci	}
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	/*
56462306a36Sopenharmony_ci	 * For a VGICv3 we require the userland to explicitly initialize
56562306a36Sopenharmony_ci	 * the VGIC before we need to use it.
56662306a36Sopenharmony_ci	 */
56762306a36Sopenharmony_ci	if (!vgic_initialized(kvm)) {
56862306a36Sopenharmony_ci		return -EBUSY;
56962306a36Sopenharmony_ci	}
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	if (kvm_vgic_global_state.has_gicv4_1)
57262306a36Sopenharmony_ci		vgic_v4_configure_vsgis(kvm);
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	return 0;
57562306a36Sopenharmony_ci}
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ciDEFINE_STATIC_KEY_FALSE(vgic_v3_cpuif_trap);
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic int __init early_group0_trap_cfg(char *buf)
58062306a36Sopenharmony_ci{
58162306a36Sopenharmony_ci	return kstrtobool(buf, &group0_trap);
58262306a36Sopenharmony_ci}
58362306a36Sopenharmony_ciearly_param("kvm-arm.vgic_v3_group0_trap", early_group0_trap_cfg);
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic int __init early_group1_trap_cfg(char *buf)
58662306a36Sopenharmony_ci{
58762306a36Sopenharmony_ci	return kstrtobool(buf, &group1_trap);
58862306a36Sopenharmony_ci}
58962306a36Sopenharmony_ciearly_param("kvm-arm.vgic_v3_group1_trap", early_group1_trap_cfg);
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic int __init early_common_trap_cfg(char *buf)
59262306a36Sopenharmony_ci{
59362306a36Sopenharmony_ci	return kstrtobool(buf, &common_trap);
59462306a36Sopenharmony_ci}
59562306a36Sopenharmony_ciearly_param("kvm-arm.vgic_v3_common_trap", early_common_trap_cfg);
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic int __init early_gicv4_enable(char *buf)
59862306a36Sopenharmony_ci{
59962306a36Sopenharmony_ci	return kstrtobool(buf, &gicv4_enable);
60062306a36Sopenharmony_ci}
60162306a36Sopenharmony_ciearly_param("kvm-arm.vgic_v4_enable", early_gicv4_enable);
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct midr_range broken_seis[] = {
60462306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_ICESTORM),
60562306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_FIRESTORM),
60662306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_ICESTORM_PRO),
60762306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_FIRESTORM_PRO),
60862306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_ICESTORM_MAX),
60962306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M1_FIRESTORM_MAX),
61062306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_BLIZZARD),
61162306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_AVALANCHE),
61262306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_BLIZZARD_PRO),
61362306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_AVALANCHE_PRO),
61462306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_BLIZZARD_MAX),
61562306a36Sopenharmony_ci	MIDR_ALL_VERSIONS(MIDR_APPLE_M2_AVALANCHE_MAX),
61662306a36Sopenharmony_ci	{},
61762306a36Sopenharmony_ci};
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic bool vgic_v3_broken_seis(void)
62062306a36Sopenharmony_ci{
62162306a36Sopenharmony_ci	return ((kvm_vgic_global_state.ich_vtr_el2 & ICH_VTR_SEIS_MASK) &&
62262306a36Sopenharmony_ci		is_midr_in_range_list(read_cpuid_id(), broken_seis));
62362306a36Sopenharmony_ci}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci/**
62662306a36Sopenharmony_ci * vgic_v3_probe - probe for a VGICv3 compatible interrupt controller
62762306a36Sopenharmony_ci * @info:	pointer to the GIC description
62862306a36Sopenharmony_ci *
62962306a36Sopenharmony_ci * Returns 0 if the VGICv3 has been probed successfully, returns an error code
63062306a36Sopenharmony_ci * otherwise
63162306a36Sopenharmony_ci */
63262306a36Sopenharmony_ciint vgic_v3_probe(const struct gic_kvm_info *info)
63362306a36Sopenharmony_ci{
63462306a36Sopenharmony_ci	u64 ich_vtr_el2 = kvm_call_hyp_ret(__vgic_v3_get_gic_config);
63562306a36Sopenharmony_ci	bool has_v2;
63662306a36Sopenharmony_ci	int ret;
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	has_v2 = ich_vtr_el2 >> 63;
63962306a36Sopenharmony_ci	ich_vtr_el2 = (u32)ich_vtr_el2;
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	/*
64262306a36Sopenharmony_ci	 * The ListRegs field is 5 bits, but there is an architectural
64362306a36Sopenharmony_ci	 * maximum of 16 list registers. Just ignore bit 4...
64462306a36Sopenharmony_ci	 */
64562306a36Sopenharmony_ci	kvm_vgic_global_state.nr_lr = (ich_vtr_el2 & 0xf) + 1;
64662306a36Sopenharmony_ci	kvm_vgic_global_state.can_emulate_gicv2 = false;
64762306a36Sopenharmony_ci	kvm_vgic_global_state.ich_vtr_el2 = ich_vtr_el2;
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	/* GICv4 support? */
65062306a36Sopenharmony_ci	if (info->has_v4) {
65162306a36Sopenharmony_ci		kvm_vgic_global_state.has_gicv4 = gicv4_enable;
65262306a36Sopenharmony_ci		kvm_vgic_global_state.has_gicv4_1 = info->has_v4_1 && gicv4_enable;
65362306a36Sopenharmony_ci		kvm_info("GICv4%s support %sabled\n",
65462306a36Sopenharmony_ci			 kvm_vgic_global_state.has_gicv4_1 ? ".1" : "",
65562306a36Sopenharmony_ci			 gicv4_enable ? "en" : "dis");
65662306a36Sopenharmony_ci	}
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	kvm_vgic_global_state.vcpu_base = 0;
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	if (!info->vcpu.start) {
66162306a36Sopenharmony_ci		kvm_info("GICv3: no GICV resource entry\n");
66262306a36Sopenharmony_ci	} else if (!has_v2) {
66362306a36Sopenharmony_ci		pr_warn(FW_BUG "CPU interface incapable of MMIO access\n");
66462306a36Sopenharmony_ci	} else if (!PAGE_ALIGNED(info->vcpu.start)) {
66562306a36Sopenharmony_ci		pr_warn("GICV physical address 0x%llx not page aligned\n",
66662306a36Sopenharmony_ci			(unsigned long long)info->vcpu.start);
66762306a36Sopenharmony_ci	} else if (kvm_get_mode() != KVM_MODE_PROTECTED) {
66862306a36Sopenharmony_ci		kvm_vgic_global_state.vcpu_base = info->vcpu.start;
66962306a36Sopenharmony_ci		kvm_vgic_global_state.can_emulate_gicv2 = true;
67062306a36Sopenharmony_ci		ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V2);
67162306a36Sopenharmony_ci		if (ret) {
67262306a36Sopenharmony_ci			kvm_err("Cannot register GICv2 KVM device.\n");
67362306a36Sopenharmony_ci			return ret;
67462306a36Sopenharmony_ci		}
67562306a36Sopenharmony_ci		kvm_info("vgic-v2@%llx\n", info->vcpu.start);
67662306a36Sopenharmony_ci	}
67762306a36Sopenharmony_ci	ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V3);
67862306a36Sopenharmony_ci	if (ret) {
67962306a36Sopenharmony_ci		kvm_err("Cannot register GICv3 KVM device.\n");
68062306a36Sopenharmony_ci		kvm_unregister_device_ops(KVM_DEV_TYPE_ARM_VGIC_V2);
68162306a36Sopenharmony_ci		return ret;
68262306a36Sopenharmony_ci	}
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	if (kvm_vgic_global_state.vcpu_base == 0)
68562306a36Sopenharmony_ci		kvm_info("disabling GICv2 emulation\n");
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_30115)) {
68862306a36Sopenharmony_ci		group0_trap = true;
68962306a36Sopenharmony_ci		group1_trap = true;
69062306a36Sopenharmony_ci	}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	if (vgic_v3_broken_seis()) {
69362306a36Sopenharmony_ci		kvm_info("GICv3 with broken locally generated SEI\n");
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci		kvm_vgic_global_state.ich_vtr_el2 &= ~ICH_VTR_SEIS_MASK;
69662306a36Sopenharmony_ci		group0_trap = true;
69762306a36Sopenharmony_ci		group1_trap = true;
69862306a36Sopenharmony_ci		if (ich_vtr_el2 & ICH_VTR_TDS_MASK)
69962306a36Sopenharmony_ci			dir_trap = true;
70062306a36Sopenharmony_ci		else
70162306a36Sopenharmony_ci			common_trap = true;
70262306a36Sopenharmony_ci	}
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci	if (group0_trap || group1_trap || common_trap | dir_trap) {
70562306a36Sopenharmony_ci		kvm_info("GICv3 sysreg trapping enabled ([%s%s%s%s], reduced performance)\n",
70662306a36Sopenharmony_ci			 group0_trap ? "G0" : "",
70762306a36Sopenharmony_ci			 group1_trap ? "G1" : "",
70862306a36Sopenharmony_ci			 common_trap ? "C"  : "",
70962306a36Sopenharmony_ci			 dir_trap    ? "D"  : "");
71062306a36Sopenharmony_ci		static_branch_enable(&vgic_v3_cpuif_trap);
71162306a36Sopenharmony_ci	}
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci	kvm_vgic_global_state.vctrl_base = NULL;
71462306a36Sopenharmony_ci	kvm_vgic_global_state.type = VGIC_V3;
71562306a36Sopenharmony_ci	kvm_vgic_global_state.max_gic_vcpus = VGIC_V3_MAX_CPUS;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	return 0;
71862306a36Sopenharmony_ci}
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_civoid vgic_v3_load(struct kvm_vcpu *vcpu)
72162306a36Sopenharmony_ci{
72262306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v3;
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	/*
72562306a36Sopenharmony_ci	 * If dealing with a GICv2 emulation on GICv3, VMCR_EL2.VFIQen
72662306a36Sopenharmony_ci	 * is dependent on ICC_SRE_EL1.SRE, and we have to perform the
72762306a36Sopenharmony_ci	 * VMCR_EL2 save/restore in the world switch.
72862306a36Sopenharmony_ci	 */
72962306a36Sopenharmony_ci	if (likely(cpu_if->vgic_sre))
73062306a36Sopenharmony_ci		kvm_call_hyp(__vgic_v3_write_vmcr, cpu_if->vgic_vmcr);
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	kvm_call_hyp(__vgic_v3_restore_aprs, cpu_if);
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	if (has_vhe())
73562306a36Sopenharmony_ci		__vgic_v3_activate_traps(cpu_if);
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	WARN_ON(vgic_v4_load(vcpu));
73862306a36Sopenharmony_ci}
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_civoid vgic_v3_vmcr_sync(struct kvm_vcpu *vcpu)
74162306a36Sopenharmony_ci{
74262306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v3;
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	if (likely(cpu_if->vgic_sre))
74562306a36Sopenharmony_ci		cpu_if->vgic_vmcr = kvm_call_hyp_ret(__vgic_v3_read_vmcr);
74662306a36Sopenharmony_ci}
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_civoid vgic_v3_put(struct kvm_vcpu *vcpu)
74962306a36Sopenharmony_ci{
75062306a36Sopenharmony_ci	struct vgic_v3_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v3;
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci	WARN_ON(vgic_v4_put(vcpu));
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	vgic_v3_vmcr_sync(vcpu);
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_ci	kvm_call_hyp(__vgic_v3_save_aprs, cpu_if);
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	if (has_vhe())
75962306a36Sopenharmony_ci		__vgic_v3_deactivate_traps(cpu_if);
76062306a36Sopenharmony_ci}
761