162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2015, 2016 ARM Ltd.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/irqchip/arm-gic.h>
762306a36Sopenharmony_ci#include <linux/kvm.h>
862306a36Sopenharmony_ci#include <linux/kvm_host.h>
962306a36Sopenharmony_ci#include <kvm/arm_vgic.h>
1062306a36Sopenharmony_ci#include <asm/kvm_mmu.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include "vgic.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistatic inline void vgic_v2_write_lr(int lr, u32 val)
1562306a36Sopenharmony_ci{
1662306a36Sopenharmony_ci	void __iomem *base = kvm_vgic_global_state.vctrl_base;
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	writel_relaxed(val, base + GICH_LR0 + (lr * 4));
1962306a36Sopenharmony_ci}
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_civoid vgic_v2_init_lrs(void)
2262306a36Sopenharmony_ci{
2362306a36Sopenharmony_ci	int i;
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci	for (i = 0; i < kvm_vgic_global_state.nr_lr; i++)
2662306a36Sopenharmony_ci		vgic_v2_write_lr(i, 0);
2762306a36Sopenharmony_ci}
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_civoid vgic_v2_set_underflow(struct kvm_vcpu *vcpu)
3062306a36Sopenharmony_ci{
3162306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v2;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	cpuif->vgic_hcr |= GICH_HCR_UIE;
3462306a36Sopenharmony_ci}
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic bool lr_signals_eoi_mi(u32 lr_val)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	return !(lr_val & GICH_LR_STATE) && (lr_val & GICH_LR_EOI) &&
3962306a36Sopenharmony_ci	       !(lr_val & GICH_LR_HW);
4062306a36Sopenharmony_ci}
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/*
4362306a36Sopenharmony_ci * transfer the content of the LRs back into the corresponding ap_list:
4462306a36Sopenharmony_ci * - active bit is transferred as is
4562306a36Sopenharmony_ci * - pending bit is
4662306a36Sopenharmony_ci *   - transferred as is in case of edge sensitive IRQs
4762306a36Sopenharmony_ci *   - set to the line-level (resample time) for level sensitive IRQs
4862306a36Sopenharmony_ci */
4962306a36Sopenharmony_civoid vgic_v2_fold_lr_state(struct kvm_vcpu *vcpu)
5062306a36Sopenharmony_ci{
5162306a36Sopenharmony_ci	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
5262306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpuif = &vgic_cpu->vgic_v2;
5362306a36Sopenharmony_ci	int lr;
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	DEBUG_SPINLOCK_BUG_ON(!irqs_disabled());
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	cpuif->vgic_hcr &= ~GICH_HCR_UIE;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	for (lr = 0; lr < vgic_cpu->vgic_v2.used_lrs; lr++) {
6062306a36Sopenharmony_ci		u32 val = cpuif->vgic_lr[lr];
6162306a36Sopenharmony_ci		u32 cpuid, intid = val & GICH_LR_VIRTUALID;
6262306a36Sopenharmony_ci		struct vgic_irq *irq;
6362306a36Sopenharmony_ci		bool deactivated;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci		/* Extract the source vCPU id from the LR */
6662306a36Sopenharmony_ci		cpuid = val & GICH_LR_PHYSID_CPUID;
6762306a36Sopenharmony_ci		cpuid >>= GICH_LR_PHYSID_CPUID_SHIFT;
6862306a36Sopenharmony_ci		cpuid &= 7;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci		/* Notify fds when the guest EOI'ed a level-triggered SPI */
7162306a36Sopenharmony_ci		if (lr_signals_eoi_mi(val) && vgic_valid_spi(vcpu->kvm, intid))
7262306a36Sopenharmony_ci			kvm_notify_acked_irq(vcpu->kvm, 0,
7362306a36Sopenharmony_ci					     intid - VGIC_NR_PRIVATE_IRQS);
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci		irq = vgic_get_irq(vcpu->kvm, vcpu, intid);
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci		raw_spin_lock(&irq->irq_lock);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci		/* Always preserve the active bit, note deactivation */
8062306a36Sopenharmony_ci		deactivated = irq->active && !(val & GICH_LR_ACTIVE_BIT);
8162306a36Sopenharmony_ci		irq->active = !!(val & GICH_LR_ACTIVE_BIT);
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci		if (irq->active && vgic_irq_is_sgi(intid))
8462306a36Sopenharmony_ci			irq->active_source = cpuid;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci		/* Edge is the only case where we preserve the pending bit */
8762306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_EDGE &&
8862306a36Sopenharmony_ci		    (val & GICH_LR_PENDING_BIT)) {
8962306a36Sopenharmony_ci			irq->pending_latch = true;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			if (vgic_irq_is_sgi(intid))
9262306a36Sopenharmony_ci				irq->source |= (1 << cpuid);
9362306a36Sopenharmony_ci		}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci		/*
9662306a36Sopenharmony_ci		 * Clear soft pending state when level irqs have been acked.
9762306a36Sopenharmony_ci		 */
9862306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_LEVEL && !(val & GICH_LR_STATE))
9962306a36Sopenharmony_ci			irq->pending_latch = false;
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci		/* Handle resampling for mapped interrupts if required */
10262306a36Sopenharmony_ci		vgic_irq_handle_resampling(irq, deactivated, val & GICH_LR_PENDING_BIT);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci		raw_spin_unlock(&irq->irq_lock);
10562306a36Sopenharmony_ci		vgic_put_irq(vcpu->kvm, irq);
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	cpuif->used_lrs = 0;
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/*
11262306a36Sopenharmony_ci * Populates the particular LR with the state of a given IRQ:
11362306a36Sopenharmony_ci * - for an edge sensitive IRQ the pending state is cleared in struct vgic_irq
11462306a36Sopenharmony_ci * - for a level sensitive IRQ the pending state value is unchanged;
11562306a36Sopenharmony_ci *   it is dictated directly by the input level
11662306a36Sopenharmony_ci *
11762306a36Sopenharmony_ci * If @irq describes an SGI with multiple sources, we choose the
11862306a36Sopenharmony_ci * lowest-numbered source VCPU and clear that bit in the source bitmap.
11962306a36Sopenharmony_ci *
12062306a36Sopenharmony_ci * The irq_lock must be held by the caller.
12162306a36Sopenharmony_ci */
12262306a36Sopenharmony_civoid vgic_v2_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	u32 val = irq->intid;
12562306a36Sopenharmony_ci	bool allow_pending = true;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	if (irq->active) {
12862306a36Sopenharmony_ci		val |= GICH_LR_ACTIVE_BIT;
12962306a36Sopenharmony_ci		if (vgic_irq_is_sgi(irq->intid))
13062306a36Sopenharmony_ci			val |= irq->active_source << GICH_LR_PHYSID_CPUID_SHIFT;
13162306a36Sopenharmony_ci		if (vgic_irq_is_multi_sgi(irq)) {
13262306a36Sopenharmony_ci			allow_pending = false;
13362306a36Sopenharmony_ci			val |= GICH_LR_EOI;
13462306a36Sopenharmony_ci		}
13562306a36Sopenharmony_ci	}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	if (irq->group)
13862306a36Sopenharmony_ci		val |= GICH_LR_GROUP1;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	if (irq->hw && !vgic_irq_needs_resampling(irq)) {
14162306a36Sopenharmony_ci		val |= GICH_LR_HW;
14262306a36Sopenharmony_ci		val |= irq->hwintid << GICH_LR_PHYSID_CPUID_SHIFT;
14362306a36Sopenharmony_ci		/*
14462306a36Sopenharmony_ci		 * Never set pending+active on a HW interrupt, as the
14562306a36Sopenharmony_ci		 * pending state is kept at the physical distributor
14662306a36Sopenharmony_ci		 * level.
14762306a36Sopenharmony_ci		 */
14862306a36Sopenharmony_ci		if (irq->active)
14962306a36Sopenharmony_ci			allow_pending = false;
15062306a36Sopenharmony_ci	} else {
15162306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_LEVEL) {
15262306a36Sopenharmony_ci			val |= GICH_LR_EOI;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci			/*
15562306a36Sopenharmony_ci			 * Software resampling doesn't work very well
15662306a36Sopenharmony_ci			 * if we allow P+A, so let's not do that.
15762306a36Sopenharmony_ci			 */
15862306a36Sopenharmony_ci			if (irq->active)
15962306a36Sopenharmony_ci				allow_pending = false;
16062306a36Sopenharmony_ci		}
16162306a36Sopenharmony_ci	}
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	if (allow_pending && irq_is_pending(irq)) {
16462306a36Sopenharmony_ci		val |= GICH_LR_PENDING_BIT;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci		if (irq->config == VGIC_CONFIG_EDGE)
16762306a36Sopenharmony_ci			irq->pending_latch = false;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci		if (vgic_irq_is_sgi(irq->intid)) {
17062306a36Sopenharmony_ci			u32 src = ffs(irq->source);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci			if (WARN_RATELIMIT(!src, "No SGI source for INTID %d\n",
17362306a36Sopenharmony_ci					   irq->intid))
17462306a36Sopenharmony_ci				return;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci			val |= (src - 1) << GICH_LR_PHYSID_CPUID_SHIFT;
17762306a36Sopenharmony_ci			irq->source &= ~(1 << (src - 1));
17862306a36Sopenharmony_ci			if (irq->source) {
17962306a36Sopenharmony_ci				irq->pending_latch = true;
18062306a36Sopenharmony_ci				val |= GICH_LR_EOI;
18162306a36Sopenharmony_ci			}
18262306a36Sopenharmony_ci		}
18362306a36Sopenharmony_ci	}
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	/*
18662306a36Sopenharmony_ci	 * Level-triggered mapped IRQs are special because we only observe
18762306a36Sopenharmony_ci	 * rising edges as input to the VGIC.  We therefore lower the line
18862306a36Sopenharmony_ci	 * level here, so that we can take new virtual IRQs.  See
18962306a36Sopenharmony_ci	 * vgic_v2_fold_lr_state for more info.
19062306a36Sopenharmony_ci	 */
19162306a36Sopenharmony_ci	if (vgic_irq_is_mapped_level(irq) && (val & GICH_LR_PENDING_BIT))
19262306a36Sopenharmony_ci		irq->line_level = false;
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	/* The GICv2 LR only holds five bits of priority. */
19562306a36Sopenharmony_ci	val |= (irq->priority >> 3) << GICH_LR_PRIORITY_SHIFT;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v2.vgic_lr[lr] = val;
19862306a36Sopenharmony_ci}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_civoid vgic_v2_clear_lr(struct kvm_vcpu *vcpu, int lr)
20162306a36Sopenharmony_ci{
20262306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v2.vgic_lr[lr] = 0;
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_civoid vgic_v2_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
20862306a36Sopenharmony_ci	u32 vmcr;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	vmcr = (vmcrp->grpen0 << GICH_VMCR_ENABLE_GRP0_SHIFT) &
21162306a36Sopenharmony_ci		GICH_VMCR_ENABLE_GRP0_MASK;
21262306a36Sopenharmony_ci	vmcr |= (vmcrp->grpen1 << GICH_VMCR_ENABLE_GRP1_SHIFT) &
21362306a36Sopenharmony_ci		GICH_VMCR_ENABLE_GRP1_MASK;
21462306a36Sopenharmony_ci	vmcr |= (vmcrp->ackctl << GICH_VMCR_ACK_CTL_SHIFT) &
21562306a36Sopenharmony_ci		GICH_VMCR_ACK_CTL_MASK;
21662306a36Sopenharmony_ci	vmcr |= (vmcrp->fiqen << GICH_VMCR_FIQ_EN_SHIFT) &
21762306a36Sopenharmony_ci		GICH_VMCR_FIQ_EN_MASK;
21862306a36Sopenharmony_ci	vmcr |= (vmcrp->cbpr << GICH_VMCR_CBPR_SHIFT) &
21962306a36Sopenharmony_ci		GICH_VMCR_CBPR_MASK;
22062306a36Sopenharmony_ci	vmcr |= (vmcrp->eoim << GICH_VMCR_EOI_MODE_SHIFT) &
22162306a36Sopenharmony_ci		GICH_VMCR_EOI_MODE_MASK;
22262306a36Sopenharmony_ci	vmcr |= (vmcrp->abpr << GICH_VMCR_ALIAS_BINPOINT_SHIFT) &
22362306a36Sopenharmony_ci		GICH_VMCR_ALIAS_BINPOINT_MASK;
22462306a36Sopenharmony_ci	vmcr |= (vmcrp->bpr << GICH_VMCR_BINPOINT_SHIFT) &
22562306a36Sopenharmony_ci		GICH_VMCR_BINPOINT_MASK;
22662306a36Sopenharmony_ci	vmcr |= ((vmcrp->pmr >> GICV_PMR_PRIORITY_SHIFT) <<
22762306a36Sopenharmony_ci		 GICH_VMCR_PRIMASK_SHIFT) & GICH_VMCR_PRIMASK_MASK;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	cpu_if->vgic_vmcr = vmcr;
23062306a36Sopenharmony_ci}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_civoid vgic_v2_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
23362306a36Sopenharmony_ci{
23462306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
23562306a36Sopenharmony_ci	u32 vmcr;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	vmcr = cpu_if->vgic_vmcr;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	vmcrp->grpen0 = (vmcr & GICH_VMCR_ENABLE_GRP0_MASK) >>
24062306a36Sopenharmony_ci		GICH_VMCR_ENABLE_GRP0_SHIFT;
24162306a36Sopenharmony_ci	vmcrp->grpen1 = (vmcr & GICH_VMCR_ENABLE_GRP1_MASK) >>
24262306a36Sopenharmony_ci		GICH_VMCR_ENABLE_GRP1_SHIFT;
24362306a36Sopenharmony_ci	vmcrp->ackctl = (vmcr & GICH_VMCR_ACK_CTL_MASK) >>
24462306a36Sopenharmony_ci		GICH_VMCR_ACK_CTL_SHIFT;
24562306a36Sopenharmony_ci	vmcrp->fiqen = (vmcr & GICH_VMCR_FIQ_EN_MASK) >>
24662306a36Sopenharmony_ci		GICH_VMCR_FIQ_EN_SHIFT;
24762306a36Sopenharmony_ci	vmcrp->cbpr = (vmcr & GICH_VMCR_CBPR_MASK) >>
24862306a36Sopenharmony_ci		GICH_VMCR_CBPR_SHIFT;
24962306a36Sopenharmony_ci	vmcrp->eoim = (vmcr & GICH_VMCR_EOI_MODE_MASK) >>
25062306a36Sopenharmony_ci		GICH_VMCR_EOI_MODE_SHIFT;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	vmcrp->abpr = (vmcr & GICH_VMCR_ALIAS_BINPOINT_MASK) >>
25362306a36Sopenharmony_ci			GICH_VMCR_ALIAS_BINPOINT_SHIFT;
25462306a36Sopenharmony_ci	vmcrp->bpr  = (vmcr & GICH_VMCR_BINPOINT_MASK) >>
25562306a36Sopenharmony_ci			GICH_VMCR_BINPOINT_SHIFT;
25662306a36Sopenharmony_ci	vmcrp->pmr  = ((vmcr & GICH_VMCR_PRIMASK_MASK) >>
25762306a36Sopenharmony_ci			GICH_VMCR_PRIMASK_SHIFT) << GICV_PMR_PRIORITY_SHIFT;
25862306a36Sopenharmony_ci}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_civoid vgic_v2_enable(struct kvm_vcpu *vcpu)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	/*
26362306a36Sopenharmony_ci	 * By forcing VMCR to zero, the GIC will restore the binary
26462306a36Sopenharmony_ci	 * points to their reset values. Anything else resets to zero
26562306a36Sopenharmony_ci	 * anyway.
26662306a36Sopenharmony_ci	 */
26762306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v2.vgic_vmcr = 0;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	/* Get the show on the road... */
27062306a36Sopenharmony_ci	vcpu->arch.vgic_cpu.vgic_v2.vgic_hcr = GICH_HCR_EN;
27162306a36Sopenharmony_ci}
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci/* check for overlapping regions and for regions crossing the end of memory */
27462306a36Sopenharmony_cistatic bool vgic_v2_check_base(gpa_t dist_base, gpa_t cpu_base)
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	if (dist_base + KVM_VGIC_V2_DIST_SIZE < dist_base)
27762306a36Sopenharmony_ci		return false;
27862306a36Sopenharmony_ci	if (cpu_base + KVM_VGIC_V2_CPU_SIZE < cpu_base)
27962306a36Sopenharmony_ci		return false;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	if (dist_base + KVM_VGIC_V2_DIST_SIZE <= cpu_base)
28262306a36Sopenharmony_ci		return true;
28362306a36Sopenharmony_ci	if (cpu_base + KVM_VGIC_V2_CPU_SIZE <= dist_base)
28462306a36Sopenharmony_ci		return true;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	return false;
28762306a36Sopenharmony_ci}
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ciint vgic_v2_map_resources(struct kvm *kvm)
29062306a36Sopenharmony_ci{
29162306a36Sopenharmony_ci	struct vgic_dist *dist = &kvm->arch.vgic;
29262306a36Sopenharmony_ci	int ret = 0;
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	if (IS_VGIC_ADDR_UNDEF(dist->vgic_dist_base) ||
29562306a36Sopenharmony_ci	    IS_VGIC_ADDR_UNDEF(dist->vgic_cpu_base)) {
29662306a36Sopenharmony_ci		kvm_debug("Need to set vgic cpu and dist addresses first\n");
29762306a36Sopenharmony_ci		return -ENXIO;
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	if (!vgic_v2_check_base(dist->vgic_dist_base, dist->vgic_cpu_base)) {
30162306a36Sopenharmony_ci		kvm_debug("VGIC CPU and dist frames overlap\n");
30262306a36Sopenharmony_ci		return -EINVAL;
30362306a36Sopenharmony_ci	}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/*
30662306a36Sopenharmony_ci	 * Initialize the vgic if this hasn't already been done on demand by
30762306a36Sopenharmony_ci	 * accessing the vgic state from userspace.
30862306a36Sopenharmony_ci	 */
30962306a36Sopenharmony_ci	ret = vgic_init(kvm);
31062306a36Sopenharmony_ci	if (ret) {
31162306a36Sopenharmony_ci		kvm_err("Unable to initialize VGIC dynamic data structures\n");
31262306a36Sopenharmony_ci		return ret;
31362306a36Sopenharmony_ci	}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	if (!static_branch_unlikely(&vgic_v2_cpuif_trap)) {
31662306a36Sopenharmony_ci		ret = kvm_phys_addr_ioremap(kvm, dist->vgic_cpu_base,
31762306a36Sopenharmony_ci					    kvm_vgic_global_state.vcpu_base,
31862306a36Sopenharmony_ci					    KVM_VGIC_V2_CPU_SIZE, true);
31962306a36Sopenharmony_ci		if (ret) {
32062306a36Sopenharmony_ci			kvm_err("Unable to remap VGIC CPU to VCPU\n");
32162306a36Sopenharmony_ci			return ret;
32262306a36Sopenharmony_ci		}
32362306a36Sopenharmony_ci	}
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	return 0;
32662306a36Sopenharmony_ci}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ciDEFINE_STATIC_KEY_FALSE(vgic_v2_cpuif_trap);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci/**
33162306a36Sopenharmony_ci * vgic_v2_probe - probe for a VGICv2 compatible interrupt controller
33262306a36Sopenharmony_ci * @info:	pointer to the GIC description
33362306a36Sopenharmony_ci *
33462306a36Sopenharmony_ci * Returns 0 if the VGICv2 has been probed successfully, returns an error code
33562306a36Sopenharmony_ci * otherwise
33662306a36Sopenharmony_ci */
33762306a36Sopenharmony_ciint vgic_v2_probe(const struct gic_kvm_info *info)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	int ret;
34062306a36Sopenharmony_ci	u32 vtr;
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	if (is_protected_kvm_enabled()) {
34362306a36Sopenharmony_ci		kvm_err("GICv2 not supported in protected mode\n");
34462306a36Sopenharmony_ci		return -ENXIO;
34562306a36Sopenharmony_ci	}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	if (!info->vctrl.start) {
34862306a36Sopenharmony_ci		kvm_err("GICH not present in the firmware table\n");
34962306a36Sopenharmony_ci		return -ENXIO;
35062306a36Sopenharmony_ci	}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	if (!PAGE_ALIGNED(info->vcpu.start) ||
35362306a36Sopenharmony_ci	    !PAGE_ALIGNED(resource_size(&info->vcpu))) {
35462306a36Sopenharmony_ci		kvm_info("GICV region size/alignment is unsafe, using trapping (reduced performance)\n");
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci		ret = create_hyp_io_mappings(info->vcpu.start,
35762306a36Sopenharmony_ci					     resource_size(&info->vcpu),
35862306a36Sopenharmony_ci					     &kvm_vgic_global_state.vcpu_base_va,
35962306a36Sopenharmony_ci					     &kvm_vgic_global_state.vcpu_hyp_va);
36062306a36Sopenharmony_ci		if (ret) {
36162306a36Sopenharmony_ci			kvm_err("Cannot map GICV into hyp\n");
36262306a36Sopenharmony_ci			goto out;
36362306a36Sopenharmony_ci		}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci		static_branch_enable(&vgic_v2_cpuif_trap);
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	ret = create_hyp_io_mappings(info->vctrl.start,
36962306a36Sopenharmony_ci				     resource_size(&info->vctrl),
37062306a36Sopenharmony_ci				     &kvm_vgic_global_state.vctrl_base,
37162306a36Sopenharmony_ci				     &kvm_vgic_global_state.vctrl_hyp);
37262306a36Sopenharmony_ci	if (ret) {
37362306a36Sopenharmony_ci		kvm_err("Cannot map VCTRL into hyp\n");
37462306a36Sopenharmony_ci		goto out;
37562306a36Sopenharmony_ci	}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	vtr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_VTR);
37862306a36Sopenharmony_ci	kvm_vgic_global_state.nr_lr = (vtr & 0x3f) + 1;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V2);
38162306a36Sopenharmony_ci	if (ret) {
38262306a36Sopenharmony_ci		kvm_err("Cannot register GICv2 KVM device\n");
38362306a36Sopenharmony_ci		goto out;
38462306a36Sopenharmony_ci	}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	kvm_vgic_global_state.can_emulate_gicv2 = true;
38762306a36Sopenharmony_ci	kvm_vgic_global_state.vcpu_base = info->vcpu.start;
38862306a36Sopenharmony_ci	kvm_vgic_global_state.type = VGIC_V2;
38962306a36Sopenharmony_ci	kvm_vgic_global_state.max_gic_vcpus = VGIC_V2_MAX_CPUS;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	kvm_debug("vgic-v2@%llx\n", info->vctrl.start);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	return 0;
39462306a36Sopenharmony_ciout:
39562306a36Sopenharmony_ci	if (kvm_vgic_global_state.vctrl_base)
39662306a36Sopenharmony_ci		iounmap(kvm_vgic_global_state.vctrl_base);
39762306a36Sopenharmony_ci	if (kvm_vgic_global_state.vcpu_base_va)
39862306a36Sopenharmony_ci		iounmap(kvm_vgic_global_state.vcpu_base_va);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	return ret;
40162306a36Sopenharmony_ci}
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_cistatic void save_lrs(struct kvm_vcpu *vcpu, void __iomem *base)
40462306a36Sopenharmony_ci{
40562306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
40662306a36Sopenharmony_ci	u64 used_lrs = cpu_if->used_lrs;
40762306a36Sopenharmony_ci	u64 elrsr;
40862306a36Sopenharmony_ci	int i;
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	elrsr = readl_relaxed(base + GICH_ELRSR0);
41162306a36Sopenharmony_ci	if (unlikely(used_lrs > 32))
41262306a36Sopenharmony_ci		elrsr |= ((u64)readl_relaxed(base + GICH_ELRSR1)) << 32;
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	for (i = 0; i < used_lrs; i++) {
41562306a36Sopenharmony_ci		if (elrsr & (1UL << i))
41662306a36Sopenharmony_ci			cpu_if->vgic_lr[i] &= ~GICH_LR_STATE;
41762306a36Sopenharmony_ci		else
41862306a36Sopenharmony_ci			cpu_if->vgic_lr[i] = readl_relaxed(base + GICH_LR0 + (i * 4));
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci		writel_relaxed(0, base + GICH_LR0 + (i * 4));
42162306a36Sopenharmony_ci	}
42262306a36Sopenharmony_ci}
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_civoid vgic_v2_save_state(struct kvm_vcpu *vcpu)
42562306a36Sopenharmony_ci{
42662306a36Sopenharmony_ci	void __iomem *base = kvm_vgic_global_state.vctrl_base;
42762306a36Sopenharmony_ci	u64 used_lrs = vcpu->arch.vgic_cpu.vgic_v2.used_lrs;
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	if (!base)
43062306a36Sopenharmony_ci		return;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	if (used_lrs) {
43362306a36Sopenharmony_ci		save_lrs(vcpu, base);
43462306a36Sopenharmony_ci		writel_relaxed(0, base + GICH_HCR);
43562306a36Sopenharmony_ci	}
43662306a36Sopenharmony_ci}
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_civoid vgic_v2_restore_state(struct kvm_vcpu *vcpu)
43962306a36Sopenharmony_ci{
44062306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
44162306a36Sopenharmony_ci	void __iomem *base = kvm_vgic_global_state.vctrl_base;
44262306a36Sopenharmony_ci	u64 used_lrs = cpu_if->used_lrs;
44362306a36Sopenharmony_ci	int i;
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	if (!base)
44662306a36Sopenharmony_ci		return;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	if (used_lrs) {
44962306a36Sopenharmony_ci		writel_relaxed(cpu_if->vgic_hcr, base + GICH_HCR);
45062306a36Sopenharmony_ci		for (i = 0; i < used_lrs; i++) {
45162306a36Sopenharmony_ci			writel_relaxed(cpu_if->vgic_lr[i],
45262306a36Sopenharmony_ci				       base + GICH_LR0 + (i * 4));
45362306a36Sopenharmony_ci		}
45462306a36Sopenharmony_ci	}
45562306a36Sopenharmony_ci}
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_civoid vgic_v2_load(struct kvm_vcpu *vcpu)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	writel_relaxed(cpu_if->vgic_vmcr,
46262306a36Sopenharmony_ci		       kvm_vgic_global_state.vctrl_base + GICH_VMCR);
46362306a36Sopenharmony_ci	writel_relaxed(cpu_if->vgic_apr,
46462306a36Sopenharmony_ci		       kvm_vgic_global_state.vctrl_base + GICH_APR);
46562306a36Sopenharmony_ci}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_civoid vgic_v2_vmcr_sync(struct kvm_vcpu *vcpu)
46862306a36Sopenharmony_ci{
46962306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	cpu_if->vgic_vmcr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_VMCR);
47262306a36Sopenharmony_ci}
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_civoid vgic_v2_put(struct kvm_vcpu *vcpu)
47562306a36Sopenharmony_ci{
47662306a36Sopenharmony_ci	struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	vgic_v2_vmcr_sync(vcpu);
47962306a36Sopenharmony_ci	cpu_if->vgic_apr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_APR);
48062306a36Sopenharmony_ci}
481