162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Based on arch/arm/include/asm/io.h 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 1996-2000 Russell King 662306a36Sopenharmony_ci * Copyright (C) 2012 ARM Ltd. 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci#ifndef __ASM_IO_H 962306a36Sopenharmony_ci#define __ASM_IO_H 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/types.h> 1262306a36Sopenharmony_ci#include <linux/pgtable.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <asm/byteorder.h> 1562306a36Sopenharmony_ci#include <asm/barrier.h> 1662306a36Sopenharmony_ci#include <asm/memory.h> 1762306a36Sopenharmony_ci#include <asm/early_ioremap.h> 1862306a36Sopenharmony_ci#include <asm/alternative.h> 1962306a36Sopenharmony_ci#include <asm/cpufeature.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* 2262306a36Sopenharmony_ci * Generic IO read/write. These perform native-endian accesses. 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci#define __raw_writeb __raw_writeb 2562306a36Sopenharmony_cistatic __always_inline void __raw_writeb(u8 val, volatile void __iomem *addr) 2662306a36Sopenharmony_ci{ 2762306a36Sopenharmony_ci asm volatile("strb %w0, [%1]" : : "rZ" (val), "r" (addr)); 2862306a36Sopenharmony_ci} 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define __raw_writew __raw_writew 3162306a36Sopenharmony_cistatic __always_inline void __raw_writew(u16 val, volatile void __iomem *addr) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci asm volatile("strh %w0, [%1]" : : "rZ" (val), "r" (addr)); 3462306a36Sopenharmony_ci} 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define __raw_writel __raw_writel 3762306a36Sopenharmony_cistatic __always_inline void __raw_writel(u32 val, volatile void __iomem *addr) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci asm volatile("str %w0, [%1]" : : "rZ" (val), "r" (addr)); 4062306a36Sopenharmony_ci} 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define __raw_writeq __raw_writeq 4362306a36Sopenharmony_cistatic __always_inline void __raw_writeq(u64 val, volatile void __iomem *addr) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci asm volatile("str %x0, [%1]" : : "rZ" (val), "r" (addr)); 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define __raw_readb __raw_readb 4962306a36Sopenharmony_cistatic __always_inline u8 __raw_readb(const volatile void __iomem *addr) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci u8 val; 5262306a36Sopenharmony_ci asm volatile(ALTERNATIVE("ldrb %w0, [%1]", 5362306a36Sopenharmony_ci "ldarb %w0, [%1]", 5462306a36Sopenharmony_ci ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE) 5562306a36Sopenharmony_ci : "=r" (val) : "r" (addr)); 5662306a36Sopenharmony_ci return val; 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define __raw_readw __raw_readw 6062306a36Sopenharmony_cistatic __always_inline u16 __raw_readw(const volatile void __iomem *addr) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci u16 val; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci asm volatile(ALTERNATIVE("ldrh %w0, [%1]", 6562306a36Sopenharmony_ci "ldarh %w0, [%1]", 6662306a36Sopenharmony_ci ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE) 6762306a36Sopenharmony_ci : "=r" (val) : "r" (addr)); 6862306a36Sopenharmony_ci return val; 6962306a36Sopenharmony_ci} 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define __raw_readl __raw_readl 7262306a36Sopenharmony_cistatic __always_inline u32 __raw_readl(const volatile void __iomem *addr) 7362306a36Sopenharmony_ci{ 7462306a36Sopenharmony_ci u32 val; 7562306a36Sopenharmony_ci asm volatile(ALTERNATIVE("ldr %w0, [%1]", 7662306a36Sopenharmony_ci "ldar %w0, [%1]", 7762306a36Sopenharmony_ci ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE) 7862306a36Sopenharmony_ci : "=r" (val) : "r" (addr)); 7962306a36Sopenharmony_ci return val; 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define __raw_readq __raw_readq 8362306a36Sopenharmony_cistatic __always_inline u64 __raw_readq(const volatile void __iomem *addr) 8462306a36Sopenharmony_ci{ 8562306a36Sopenharmony_ci u64 val; 8662306a36Sopenharmony_ci asm volatile(ALTERNATIVE("ldr %0, [%1]", 8762306a36Sopenharmony_ci "ldar %0, [%1]", 8862306a36Sopenharmony_ci ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE) 8962306a36Sopenharmony_ci : "=r" (val) : "r" (addr)); 9062306a36Sopenharmony_ci return val; 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* IO barriers */ 9462306a36Sopenharmony_ci#define __io_ar(v) \ 9562306a36Sopenharmony_ci({ \ 9662306a36Sopenharmony_ci unsigned long tmp; \ 9762306a36Sopenharmony_ci \ 9862306a36Sopenharmony_ci dma_rmb(); \ 9962306a36Sopenharmony_ci \ 10062306a36Sopenharmony_ci /* \ 10162306a36Sopenharmony_ci * Create a dummy control dependency from the IO read to any \ 10262306a36Sopenharmony_ci * later instructions. This ensures that a subsequent call to \ 10362306a36Sopenharmony_ci * udelay() will be ordered due to the ISB in get_cycles(). \ 10462306a36Sopenharmony_ci */ \ 10562306a36Sopenharmony_ci asm volatile("eor %0, %1, %1\n" \ 10662306a36Sopenharmony_ci "cbnz %0, ." \ 10762306a36Sopenharmony_ci : "=r" (tmp) : "r" ((unsigned long)(v)) \ 10862306a36Sopenharmony_ci : "memory"); \ 10962306a36Sopenharmony_ci}) 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci#define __io_bw() dma_wmb() 11262306a36Sopenharmony_ci#define __io_br(v) 11362306a36Sopenharmony_ci#define __io_aw(v) 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci/* arm64-specific, don't use in portable drivers */ 11662306a36Sopenharmony_ci#define __iormb(v) __io_ar(v) 11762306a36Sopenharmony_ci#define __iowmb() __io_bw() 11862306a36Sopenharmony_ci#define __iomb() dma_mb() 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci/* 12162306a36Sopenharmony_ci * I/O port access primitives. 12262306a36Sopenharmony_ci */ 12362306a36Sopenharmony_ci#define arch_has_dev_port() (1) 12462306a36Sopenharmony_ci#define IO_SPACE_LIMIT (PCI_IO_SIZE - 1) 12562306a36Sopenharmony_ci#define PCI_IOBASE ((void __iomem *)PCI_IO_START) 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci/* 12862306a36Sopenharmony_ci * String version of I/O memory access operations. 12962306a36Sopenharmony_ci */ 13062306a36Sopenharmony_ciextern void __memcpy_fromio(void *, const volatile void __iomem *, size_t); 13162306a36Sopenharmony_ciextern void __memcpy_toio(volatile void __iomem *, const void *, size_t); 13262306a36Sopenharmony_ciextern void __memset_io(volatile void __iomem *, int, size_t); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci#define memset_io(c,v,l) __memset_io((c),(v),(l)) 13562306a36Sopenharmony_ci#define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l)) 13662306a36Sopenharmony_ci#define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l)) 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci/* 13962306a36Sopenharmony_ci * I/O memory mapping functions. 14062306a36Sopenharmony_ci */ 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci#define ioremap_prot ioremap_prot 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci#define _PAGE_IOREMAP PROT_DEVICE_nGnRE 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci#define ioremap_wc(addr, size) \ 14762306a36Sopenharmony_ci ioremap_prot((addr), (size), PROT_NORMAL_NC) 14862306a36Sopenharmony_ci#define ioremap_np(addr, size) \ 14962306a36Sopenharmony_ci ioremap_prot((addr), (size), PROT_DEVICE_nGnRnE) 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci/* 15262306a36Sopenharmony_ci * io{read,write}{16,32,64}be() macros 15362306a36Sopenharmony_ci */ 15462306a36Sopenharmony_ci#define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(__v); __v; }) 15562306a36Sopenharmony_ci#define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(__v); __v; }) 15662306a36Sopenharmony_ci#define ioread64be(p) ({ __u64 __v = be64_to_cpu((__force __be64)__raw_readq(p)); __iormb(__v); __v; }) 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci#define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); }) 15962306a36Sopenharmony_ci#define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); }) 16062306a36Sopenharmony_ci#define iowrite64be(v,p) ({ __iowmb(); __raw_writeq((__force __u64)cpu_to_be64(v), p); }) 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci#include <asm-generic/io.h> 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci#define ioremap_cache ioremap_cache 16562306a36Sopenharmony_cistatic inline void __iomem *ioremap_cache(phys_addr_t addr, size_t size) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci if (pfn_is_map_memory(__phys_to_pfn(addr))) 16862306a36Sopenharmony_ci return (void __iomem *)__phys_to_virt(addr); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci return ioremap_prot(addr, size, PROT_NORMAL); 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci/* 17462306a36Sopenharmony_ci * More restrictive address range checking than the default implementation 17562306a36Sopenharmony_ci * (PHYS_OFFSET and PHYS_MASK taken into account). 17662306a36Sopenharmony_ci */ 17762306a36Sopenharmony_ci#define ARCH_HAS_VALID_PHYS_ADDR_RANGE 17862306a36Sopenharmony_ciextern int valid_phys_addr_range(phys_addr_t addr, size_t size); 17962306a36Sopenharmony_ciextern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size); 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ciextern bool arch_memremap_can_ram_remap(resource_size_t offset, size_t size, 18262306a36Sopenharmony_ci unsigned long flags); 18362306a36Sopenharmony_ci#define arch_memremap_can_ram_remap arch_memremap_can_ram_remap 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci#endif /* __ASM_IO_H */ 186