162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2012 ARM Ltd. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci#ifndef __ASM_HW_BREAKPOINT_H 662306a36Sopenharmony_ci#define __ASM_HW_BREAKPOINT_H 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <asm/cputype.h> 962306a36Sopenharmony_ci#include <asm/cpufeature.h> 1062306a36Sopenharmony_ci#include <asm/sysreg.h> 1162306a36Sopenharmony_ci#include <asm/virt.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cistruct arch_hw_breakpoint_ctrl { 1462306a36Sopenharmony_ci u32 __reserved : 19, 1562306a36Sopenharmony_ci len : 8, 1662306a36Sopenharmony_ci type : 2, 1762306a36Sopenharmony_ci privilege : 2, 1862306a36Sopenharmony_ci enabled : 1; 1962306a36Sopenharmony_ci}; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistruct arch_hw_breakpoint { 2262306a36Sopenharmony_ci u64 address; 2362306a36Sopenharmony_ci u64 trigger; 2462306a36Sopenharmony_ci struct arch_hw_breakpoint_ctrl ctrl; 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci/* Privilege Levels */ 2862306a36Sopenharmony_ci#define AARCH64_BREAKPOINT_EL1 1 2962306a36Sopenharmony_ci#define AARCH64_BREAKPOINT_EL0 2 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define DBG_HMC_HYP (1 << 13) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic inline u32 encode_ctrl_reg(struct arch_hw_breakpoint_ctrl ctrl) 3462306a36Sopenharmony_ci{ 3562306a36Sopenharmony_ci u32 val = (ctrl.len << 5) | (ctrl.type << 3) | (ctrl.privilege << 1) | 3662306a36Sopenharmony_ci ctrl.enabled; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci if (is_kernel_in_hyp_mode() && ctrl.privilege == AARCH64_BREAKPOINT_EL1) 3962306a36Sopenharmony_ci val |= DBG_HMC_HYP; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci return val; 4262306a36Sopenharmony_ci} 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic inline void decode_ctrl_reg(u32 reg, 4562306a36Sopenharmony_ci struct arch_hw_breakpoint_ctrl *ctrl) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci ctrl->enabled = reg & 0x1; 4862306a36Sopenharmony_ci reg >>= 1; 4962306a36Sopenharmony_ci ctrl->privilege = reg & 0x3; 5062306a36Sopenharmony_ci reg >>= 2; 5162306a36Sopenharmony_ci ctrl->type = reg & 0x3; 5262306a36Sopenharmony_ci reg >>= 2; 5362306a36Sopenharmony_ci ctrl->len = reg & 0xff; 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/* Breakpoint */ 5762306a36Sopenharmony_ci#define ARM_BREAKPOINT_EXECUTE 0 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci/* Watchpoints */ 6062306a36Sopenharmony_ci#define ARM_BREAKPOINT_LOAD 1 6162306a36Sopenharmony_ci#define ARM_BREAKPOINT_STORE 2 6262306a36Sopenharmony_ci#define AARCH64_ESR_ACCESS_MASK (1 << 6) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* Lengths */ 6562306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_1 0x1 6662306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_2 0x3 6762306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_3 0x7 6862306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_4 0xf 6962306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_5 0x1f 7062306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_6 0x3f 7162306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_7 0x7f 7262306a36Sopenharmony_ci#define ARM_BREAKPOINT_LEN_8 0xff 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci/* Kernel stepping */ 7562306a36Sopenharmony_ci#define ARM_KERNEL_STEP_NONE 0 7662306a36Sopenharmony_ci#define ARM_KERNEL_STEP_ACTIVE 1 7762306a36Sopenharmony_ci#define ARM_KERNEL_STEP_SUSPEND 2 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/* 8062306a36Sopenharmony_ci * Limits. 8162306a36Sopenharmony_ci * Changing these will require modifications to the register accessors. 8262306a36Sopenharmony_ci */ 8362306a36Sopenharmony_ci#define ARM_MAX_BRP 16 8462306a36Sopenharmony_ci#define ARM_MAX_WRP 16 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* Virtual debug register bases. */ 8762306a36Sopenharmony_ci#define AARCH64_DBG_REG_BVR 0 8862306a36Sopenharmony_ci#define AARCH64_DBG_REG_BCR (AARCH64_DBG_REG_BVR + ARM_MAX_BRP) 8962306a36Sopenharmony_ci#define AARCH64_DBG_REG_WVR (AARCH64_DBG_REG_BCR + ARM_MAX_BRP) 9062306a36Sopenharmony_ci#define AARCH64_DBG_REG_WCR (AARCH64_DBG_REG_WVR + ARM_MAX_WRP) 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci/* Debug register names. */ 9362306a36Sopenharmony_ci#define AARCH64_DBG_REG_NAME_BVR bvr 9462306a36Sopenharmony_ci#define AARCH64_DBG_REG_NAME_BCR bcr 9562306a36Sopenharmony_ci#define AARCH64_DBG_REG_NAME_WVR wvr 9662306a36Sopenharmony_ci#define AARCH64_DBG_REG_NAME_WCR wcr 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci/* Accessor macros for the debug registers. */ 9962306a36Sopenharmony_ci#define AARCH64_DBG_READ(N, REG, VAL) do {\ 10062306a36Sopenharmony_ci VAL = read_sysreg(dbg##REG##N##_el1);\ 10162306a36Sopenharmony_ci} while (0) 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define AARCH64_DBG_WRITE(N, REG, VAL) do {\ 10462306a36Sopenharmony_ci write_sysreg(VAL, dbg##REG##N##_el1);\ 10562306a36Sopenharmony_ci} while (0) 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistruct task_struct; 10862306a36Sopenharmony_cistruct notifier_block; 10962306a36Sopenharmony_cistruct perf_event_attr; 11062306a36Sopenharmony_cistruct perf_event; 11162306a36Sopenharmony_cistruct pmu; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ciextern int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl, 11462306a36Sopenharmony_ci int *gen_len, int *gen_type, int *offset); 11562306a36Sopenharmony_ciextern int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw); 11662306a36Sopenharmony_ciextern int hw_breakpoint_arch_parse(struct perf_event *bp, 11762306a36Sopenharmony_ci const struct perf_event_attr *attr, 11862306a36Sopenharmony_ci struct arch_hw_breakpoint *hw); 11962306a36Sopenharmony_ciextern int hw_breakpoint_exceptions_notify(struct notifier_block *unused, 12062306a36Sopenharmony_ci unsigned long val, void *data); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ciextern int arch_install_hw_breakpoint(struct perf_event *bp); 12362306a36Sopenharmony_ciextern void arch_uninstall_hw_breakpoint(struct perf_event *bp); 12462306a36Sopenharmony_ciextern void hw_breakpoint_pmu_read(struct perf_event *bp); 12562306a36Sopenharmony_ciextern int hw_breakpoint_slots(int type); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci#ifdef CONFIG_HAVE_HW_BREAKPOINT 12862306a36Sopenharmony_ciextern void hw_breakpoint_thread_switch(struct task_struct *next); 12962306a36Sopenharmony_ciextern void ptrace_hw_copy_thread(struct task_struct *task); 13062306a36Sopenharmony_ci#else 13162306a36Sopenharmony_cistatic inline void hw_breakpoint_thread_switch(struct task_struct *next) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_cistatic inline void ptrace_hw_copy_thread(struct task_struct *task) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci#endif 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci/* Determine number of BRP registers available. */ 14062306a36Sopenharmony_cistatic inline int get_num_brps(void) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci u64 dfr0 = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); 14362306a36Sopenharmony_ci return 1 + 14462306a36Sopenharmony_ci cpuid_feature_extract_unsigned_field(dfr0, 14562306a36Sopenharmony_ci ID_AA64DFR0_EL1_BRPs_SHIFT); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci/* Determine number of WRP registers available. */ 14962306a36Sopenharmony_cistatic inline int get_num_wrps(void) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci u64 dfr0 = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); 15262306a36Sopenharmony_ci return 1 + 15362306a36Sopenharmony_ci cpuid_feature_extract_unsigned_field(dfr0, 15462306a36Sopenharmony_ci ID_AA64DFR0_EL1_WRPs_SHIFT); 15562306a36Sopenharmony_ci} 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci#ifdef CONFIG_CPU_PM 15862306a36Sopenharmony_ciextern void cpu_suspend_set_dbg_restorer(int (*hw_bp_restore)(unsigned int)); 15962306a36Sopenharmony_ci#else 16062306a36Sopenharmony_cistatic inline void cpu_suspend_set_dbg_restorer(int (*hw_bp_restore)(unsigned int)) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci#endif 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci#endif /* __ASM_BREAKPOINT_H */ 166