162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  Copyright (C) 2013-2014, Linaro Ltd.
462306a36Sopenharmony_ci *	Author: Al Stone <al.stone@linaro.org>
562306a36Sopenharmony_ci *	Author: Graeme Gregory <graeme.gregory@linaro.org>
662306a36Sopenharmony_ci *	Author: Hanjun Guo <hanjun.guo@linaro.org>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#ifndef _ASM_ACPI_H
1062306a36Sopenharmony_ci#define _ASM_ACPI_H
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/cpuidle.h>
1362306a36Sopenharmony_ci#include <linux/efi.h>
1462306a36Sopenharmony_ci#include <linux/memblock.h>
1562306a36Sopenharmony_ci#include <linux/psci.h>
1662306a36Sopenharmony_ci#include <linux/stddef.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <asm/cputype.h>
1962306a36Sopenharmony_ci#include <asm/io.h>
2062306a36Sopenharmony_ci#include <asm/ptrace.h>
2162306a36Sopenharmony_ci#include <asm/smp_plat.h>
2262306a36Sopenharmony_ci#include <asm/tlbflush.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/* Macros for consistency checks of the GICC subtable of MADT */
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/*
2762306a36Sopenharmony_ci * MADT GICC minimum length refers to the MADT GICC structure table length as
2862306a36Sopenharmony_ci * defined in the earliest ACPI version supported on arm64, ie ACPI 5.1.
2962306a36Sopenharmony_ci *
3062306a36Sopenharmony_ci * The efficiency_class member was added to the
3162306a36Sopenharmony_ci * struct acpi_madt_generic_interrupt to represent the MADT GICC structure
3262306a36Sopenharmony_ci * "Processor Power Efficiency Class" field, added in ACPI 6.0 whose offset
3362306a36Sopenharmony_ci * is therefore used to delimit the MADT GICC structure minimum length
3462306a36Sopenharmony_ci * appropriately.
3562306a36Sopenharmony_ci */
3662306a36Sopenharmony_ci#define ACPI_MADT_GICC_MIN_LENGTH   offsetof(  \
3762306a36Sopenharmony_ci	struct acpi_madt_generic_interrupt, efficiency_class)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define BAD_MADT_GICC_ENTRY(entry, end)					\
4062306a36Sopenharmony_ci	(!(entry) || (entry)->header.length < ACPI_MADT_GICC_MIN_LENGTH || \
4162306a36Sopenharmony_ci	(unsigned long)(entry) + (entry)->header.length > (end))
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define ACPI_MADT_GICC_SPE  (offsetof(struct acpi_madt_generic_interrupt, \
4462306a36Sopenharmony_ci	spe_interrupt) + sizeof(u16))
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci#define ACPI_MADT_GICC_TRBE  (offsetof(struct acpi_madt_generic_interrupt, \
4762306a36Sopenharmony_ci	trbe_interrupt) + sizeof(u16))
4862306a36Sopenharmony_ci/*
4962306a36Sopenharmony_ci * Arm® Functional Fixed Hardware Specification Version 1.2.
5062306a36Sopenharmony_ci * Table 2: Arm Architecture context loss flags
5162306a36Sopenharmony_ci */
5262306a36Sopenharmony_ci#define CPUIDLE_CORE_CTXT		BIT(0) /* Core context Lost */
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic inline unsigned int arch_get_idle_state_flags(u32 arch_flags)
5562306a36Sopenharmony_ci{
5662306a36Sopenharmony_ci	if (arch_flags & CPUIDLE_CORE_CTXT)
5762306a36Sopenharmony_ci		return CPUIDLE_FLAG_TIMER_STOP;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	return 0;
6062306a36Sopenharmony_ci}
6162306a36Sopenharmony_ci#define arch_get_idle_state_flags arch_get_idle_state_flags
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define CPUIDLE_TRACE_CTXT		BIT(1) /* Trace context loss */
6462306a36Sopenharmony_ci#define CPUIDLE_GICR_CTXT		BIT(2) /* GICR */
6562306a36Sopenharmony_ci#define CPUIDLE_GICD_CTXT		BIT(3) /* GICD */
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci/* Basic configuration for ACPI */
6862306a36Sopenharmony_ci#ifdef	CONFIG_ACPI
6962306a36Sopenharmony_cipgprot_t __acpi_get_mem_attribute(phys_addr_t addr);
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci/* ACPI table mapping after acpi_permanent_mmap is set */
7262306a36Sopenharmony_civoid __iomem *acpi_os_ioremap(acpi_physical_address phys, acpi_size size);
7362306a36Sopenharmony_ci#define acpi_os_ioremap acpi_os_ioremap
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_citypedef u64 phys_cpuid_t;
7662306a36Sopenharmony_ci#define PHYS_CPUID_INVALID INVALID_HWID
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci#define acpi_strict 1	/* No out-of-spec workarounds on ARM64 */
7962306a36Sopenharmony_ciextern int acpi_disabled;
8062306a36Sopenharmony_ciextern int acpi_noirq;
8162306a36Sopenharmony_ciextern int acpi_pci_disabled;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic inline void disable_acpi(void)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	acpi_disabled = 1;
8662306a36Sopenharmony_ci	acpi_pci_disabled = 1;
8762306a36Sopenharmony_ci	acpi_noirq = 1;
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic inline void enable_acpi(void)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	acpi_disabled = 0;
9362306a36Sopenharmony_ci	acpi_pci_disabled = 0;
9462306a36Sopenharmony_ci	acpi_noirq = 0;
9562306a36Sopenharmony_ci}
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/*
9862306a36Sopenharmony_ci * The ACPI processor driver for ACPI core code needs this macro
9962306a36Sopenharmony_ci * to find out this cpu was already mapped (mapping from CPU hardware
10062306a36Sopenharmony_ci * ID to CPU logical ID) or not.
10162306a36Sopenharmony_ci */
10262306a36Sopenharmony_ci#define cpu_physical_id(cpu) cpu_logical_map(cpu)
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/*
10562306a36Sopenharmony_ci * It's used from ACPI core in kdump to boot UP system with SMP kernel,
10662306a36Sopenharmony_ci * with this check the ACPI core will not override the CPU index
10762306a36Sopenharmony_ci * obtained from GICC with 0 and not print some error message as well.
10862306a36Sopenharmony_ci * Since MADT must provide at least one GICC structure for GIC
10962306a36Sopenharmony_ci * initialization, CPU will be always available in MADT on ARM64.
11062306a36Sopenharmony_ci */
11162306a36Sopenharmony_cistatic inline bool acpi_has_cpu_in_madt(void)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	return true;
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistruct acpi_madt_generic_interrupt *acpi_cpu_get_madt_gicc(int cpu);
11762306a36Sopenharmony_cistatic inline u32 get_acpi_id_for_cpu(unsigned int cpu)
11862306a36Sopenharmony_ci{
11962306a36Sopenharmony_ci	return	acpi_cpu_get_madt_gicc(cpu)->uid;
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic inline void arch_fix_phys_package_id(int num, u32 slot) { }
12362306a36Sopenharmony_civoid __init acpi_init_cpus(void);
12462306a36Sopenharmony_ciint apei_claim_sea(struct pt_regs *regs);
12562306a36Sopenharmony_ci#else
12662306a36Sopenharmony_cistatic inline void acpi_init_cpus(void) { }
12762306a36Sopenharmony_cistatic inline int apei_claim_sea(struct pt_regs *regs) { return -ENOENT; }
12862306a36Sopenharmony_ci#endif /* CONFIG_ACPI */
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci#ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
13162306a36Sopenharmony_cibool acpi_parking_protocol_valid(int cpu);
13262306a36Sopenharmony_civoid __init
13362306a36Sopenharmony_ciacpi_set_mailbox_entry(int cpu, struct acpi_madt_generic_interrupt *processor);
13462306a36Sopenharmony_ci#else
13562306a36Sopenharmony_cistatic inline bool acpi_parking_protocol_valid(int cpu) { return false; }
13662306a36Sopenharmony_cistatic inline void
13762306a36Sopenharmony_ciacpi_set_mailbox_entry(int cpu, struct acpi_madt_generic_interrupt *processor)
13862306a36Sopenharmony_ci{}
13962306a36Sopenharmony_ci#endif
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic inline const char *acpi_get_enable_method(int cpu)
14262306a36Sopenharmony_ci{
14362306a36Sopenharmony_ci	if (acpi_psci_present())
14462306a36Sopenharmony_ci		return "psci";
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	if (acpi_parking_protocol_valid(cpu))
14762306a36Sopenharmony_ci		return "parking-protocol";
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	return NULL;
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci#ifdef	CONFIG_ACPI_APEI
15362306a36Sopenharmony_ci/*
15462306a36Sopenharmony_ci * acpi_disable_cmcff is used in drivers/acpi/apei/hest.c for disabling
15562306a36Sopenharmony_ci * IA-32 Architecture Corrected Machine Check (CMC) Firmware-First mode
15662306a36Sopenharmony_ci * with a kernel command line parameter "acpi=nocmcoff". But we don't
15762306a36Sopenharmony_ci * have this IA-32 specific feature on ARM64, this definition is only
15862306a36Sopenharmony_ci * for compatibility.
15962306a36Sopenharmony_ci */
16062306a36Sopenharmony_ci#define acpi_disable_cmcff 1
16162306a36Sopenharmony_cistatic inline pgprot_t arch_apei_get_mem_attribute(phys_addr_t addr)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	return __acpi_get_mem_attribute(addr);
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci#endif /* CONFIG_ACPI_APEI */
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci#ifdef CONFIG_ACPI_NUMA
16862306a36Sopenharmony_ciint arm64_acpi_numa_init(void);
16962306a36Sopenharmony_ciint acpi_numa_get_nid(unsigned int cpu);
17062306a36Sopenharmony_civoid acpi_map_cpus_to_nodes(void);
17162306a36Sopenharmony_ci#else
17262306a36Sopenharmony_cistatic inline int arm64_acpi_numa_init(void) { return -ENOSYS; }
17362306a36Sopenharmony_cistatic inline int acpi_numa_get_nid(unsigned int cpu) { return NUMA_NO_NODE; }
17462306a36Sopenharmony_cistatic inline void acpi_map_cpus_to_nodes(void) { }
17562306a36Sopenharmony_ci#endif /* CONFIG_ACPI_NUMA */
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci#define ACPI_TABLE_UPGRADE_MAX_PHYS MEMBLOCK_ALLOC_ACCESSIBLE
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci#endif /*_ASM_ACPI_H*/
180