162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-3-Clause)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) STMicroelectronics 2023 - All Rights Reserved
462306a36Sopenharmony_ci * Author: Alexandre Torgue <alexandre.torgue@foss.st.com> for STMicroelectronics.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/ {
962306a36Sopenharmony_ci	#address-cells = <2>;
1062306a36Sopenharmony_ci	#size-cells = <2>;
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci	cpus {
1362306a36Sopenharmony_ci		#address-cells = <1>;
1462306a36Sopenharmony_ci		#size-cells = <0>;
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci		cpu0: cpu@0 {
1762306a36Sopenharmony_ci			compatible = "arm,cortex-a35";
1862306a36Sopenharmony_ci			device_type = "cpu";
1962306a36Sopenharmony_ci			reg = <0>;
2062306a36Sopenharmony_ci			enable-method = "psci";
2162306a36Sopenharmony_ci		};
2262306a36Sopenharmony_ci	};
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	arm-pmu {
2562306a36Sopenharmony_ci		compatible = "arm,cortex-a35-pmu";
2662306a36Sopenharmony_ci		interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>;
2762306a36Sopenharmony_ci		interrupt-affinity = <&cpu0>;
2862306a36Sopenharmony_ci		interrupt-parent = <&intc>;
2962306a36Sopenharmony_ci	};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci	clocks {
3262306a36Sopenharmony_ci		ck_flexgen_08: ck-flexgen-08 {
3362306a36Sopenharmony_ci			#clock-cells = <0>;
3462306a36Sopenharmony_ci			compatible = "fixed-clock";
3562306a36Sopenharmony_ci			clock-frequency = <100000000>;
3662306a36Sopenharmony_ci		};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci		ck_flexgen_51: ck-flexgen-51 {
3962306a36Sopenharmony_ci			#clock-cells = <0>;
4062306a36Sopenharmony_ci			compatible = "fixed-clock";
4162306a36Sopenharmony_ci			clock-frequency = <200000000>;
4262306a36Sopenharmony_ci		};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci		ck_icn_ls_mcu: ck-icn-ls-mcu {
4562306a36Sopenharmony_ci			#clock-cells = <0>;
4662306a36Sopenharmony_ci			compatible = "fixed-clock";
4762306a36Sopenharmony_ci			clock-frequency = <200000000>;
4862306a36Sopenharmony_ci		};
4962306a36Sopenharmony_ci	};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	firmware {
5262306a36Sopenharmony_ci		optee {
5362306a36Sopenharmony_ci			compatible = "linaro,optee-tz";
5462306a36Sopenharmony_ci			method = "smc";
5562306a36Sopenharmony_ci		};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci		scmi {
5862306a36Sopenharmony_ci			compatible = "linaro,scmi-optee";
5962306a36Sopenharmony_ci			#address-cells = <1>;
6062306a36Sopenharmony_ci			#size-cells = <0>;
6162306a36Sopenharmony_ci			linaro,optee-channel-id = <0>;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci			scmi_clk: protocol@14 {
6462306a36Sopenharmony_ci				reg = <0x14>;
6562306a36Sopenharmony_ci				#clock-cells = <1>;
6662306a36Sopenharmony_ci			};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci			scmi_reset: protocol@16 {
6962306a36Sopenharmony_ci				reg = <0x16>;
7062306a36Sopenharmony_ci				#reset-cells = <1>;
7162306a36Sopenharmony_ci			};
7262306a36Sopenharmony_ci		};
7362306a36Sopenharmony_ci	};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	intc: interrupt-controller@4ac00000 {
7662306a36Sopenharmony_ci		compatible = "arm,cortex-a7-gic";
7762306a36Sopenharmony_ci		#interrupt-cells = <3>;
7862306a36Sopenharmony_ci		#address-cells = <1>;
7962306a36Sopenharmony_ci		interrupt-controller;
8062306a36Sopenharmony_ci		reg = <0x0 0x4ac10000 0x0 0x1000>,
8162306a36Sopenharmony_ci		      <0x0 0x4ac20000 0x0 0x2000>,
8262306a36Sopenharmony_ci		      <0x0 0x4ac40000 0x0 0x2000>,
8362306a36Sopenharmony_ci		      <0x0 0x4ac60000 0x0 0x2000>;
8462306a36Sopenharmony_ci	};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	psci {
8762306a36Sopenharmony_ci		compatible = "arm,psci-1.0";
8862306a36Sopenharmony_ci		method = "smc";
8962306a36Sopenharmony_ci	};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	timer {
9262306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
9362306a36Sopenharmony_ci		interrupt-parent = <&intc>;
9462306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
9562306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
9662306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
9762306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
9862306a36Sopenharmony_ci		always-on;
9962306a36Sopenharmony_ci	};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	soc@0 {
10262306a36Sopenharmony_ci		compatible = "simple-bus";
10362306a36Sopenharmony_ci		#address-cells = <1>;
10462306a36Sopenharmony_ci		#size-cells = <1>;
10562306a36Sopenharmony_ci		interrupt-parent = <&intc>;
10662306a36Sopenharmony_ci		ranges = <0x0 0x0 0x0 0x80000000>;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci		rifsc: rifsc-bus@42080000 {
10962306a36Sopenharmony_ci			compatible = "simple-bus";
11062306a36Sopenharmony_ci			reg = <0x42080000 0x1000>;
11162306a36Sopenharmony_ci			#address-cells = <1>;
11262306a36Sopenharmony_ci			#size-cells = <1>;
11362306a36Sopenharmony_ci			ranges;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci			usart2: serial@400e0000 {
11662306a36Sopenharmony_ci				compatible = "st,stm32h7-uart";
11762306a36Sopenharmony_ci				reg = <0x400e0000 0x400>;
11862306a36Sopenharmony_ci				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
11962306a36Sopenharmony_ci				clocks = <&ck_flexgen_08>;
12062306a36Sopenharmony_ci				status = "disabled";
12162306a36Sopenharmony_ci			};
12262306a36Sopenharmony_ci		};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci		syscfg: syscon@44230000 {
12562306a36Sopenharmony_ci			compatible = "st,stm32mp25-syscfg", "syscon";
12662306a36Sopenharmony_ci			reg = <0x44230000 0x10000>;
12762306a36Sopenharmony_ci		};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci		pinctrl: pinctrl@44240000 {
13062306a36Sopenharmony_ci			#address-cells = <1>;
13162306a36Sopenharmony_ci			#size-cells = <1>;
13262306a36Sopenharmony_ci			compatible = "st,stm32mp257-pinctrl";
13362306a36Sopenharmony_ci			ranges = <0 0x44240000 0xa0400>;
13462306a36Sopenharmony_ci			pins-are-numbered;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci			gpioa: gpio@44240000 {
13762306a36Sopenharmony_ci				gpio-controller;
13862306a36Sopenharmony_ci				#gpio-cells = <2>;
13962306a36Sopenharmony_ci				interrupt-controller;
14062306a36Sopenharmony_ci				#interrupt-cells = <2>;
14162306a36Sopenharmony_ci				reg = <0x0 0x400>;
14262306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
14362306a36Sopenharmony_ci				st,bank-name = "GPIOA";
14462306a36Sopenharmony_ci				status = "disabled";
14562306a36Sopenharmony_ci			};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci			gpiob: gpio@44250000 {
14862306a36Sopenharmony_ci				gpio-controller;
14962306a36Sopenharmony_ci				#gpio-cells = <2>;
15062306a36Sopenharmony_ci				interrupt-controller;
15162306a36Sopenharmony_ci				#interrupt-cells = <2>;
15262306a36Sopenharmony_ci				reg = <0x10000 0x400>;
15362306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
15462306a36Sopenharmony_ci				st,bank-name = "GPIOB";
15562306a36Sopenharmony_ci				status = "disabled";
15662306a36Sopenharmony_ci			};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci			gpioc: gpio@44260000 {
15962306a36Sopenharmony_ci				gpio-controller;
16062306a36Sopenharmony_ci				#gpio-cells = <2>;
16162306a36Sopenharmony_ci				interrupt-controller;
16262306a36Sopenharmony_ci				#interrupt-cells = <2>;
16362306a36Sopenharmony_ci				reg = <0x20000 0x400>;
16462306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
16562306a36Sopenharmony_ci				st,bank-name = "GPIOC";
16662306a36Sopenharmony_ci				status = "disabled";
16762306a36Sopenharmony_ci			};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci			gpiod: gpio@44270000 {
17062306a36Sopenharmony_ci				gpio-controller;
17162306a36Sopenharmony_ci				#gpio-cells = <2>;
17262306a36Sopenharmony_ci				interrupt-controller;
17362306a36Sopenharmony_ci				#interrupt-cells = <2>;
17462306a36Sopenharmony_ci				reg = <0x30000 0x400>;
17562306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
17662306a36Sopenharmony_ci				st,bank-name = "GPIOD";
17762306a36Sopenharmony_ci				status = "disabled";
17862306a36Sopenharmony_ci			};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci			gpioe: gpio@44280000 {
18162306a36Sopenharmony_ci				gpio-controller;
18262306a36Sopenharmony_ci				#gpio-cells = <2>;
18362306a36Sopenharmony_ci				interrupt-controller;
18462306a36Sopenharmony_ci				#interrupt-cells = <2>;
18562306a36Sopenharmony_ci				reg = <0x40000 0x400>;
18662306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
18762306a36Sopenharmony_ci				st,bank-name = "GPIOE";
18862306a36Sopenharmony_ci				status = "disabled";
18962306a36Sopenharmony_ci			};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci			gpiof: gpio@44290000 {
19262306a36Sopenharmony_ci				gpio-controller;
19362306a36Sopenharmony_ci				#gpio-cells = <2>;
19462306a36Sopenharmony_ci				interrupt-controller;
19562306a36Sopenharmony_ci				#interrupt-cells = <2>;
19662306a36Sopenharmony_ci				reg = <0x50000 0x400>;
19762306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
19862306a36Sopenharmony_ci				st,bank-name = "GPIOF";
19962306a36Sopenharmony_ci				status = "disabled";
20062306a36Sopenharmony_ci			};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci			gpiog: gpio@442a0000 {
20362306a36Sopenharmony_ci				gpio-controller;
20462306a36Sopenharmony_ci				#gpio-cells = <2>;
20562306a36Sopenharmony_ci				interrupt-controller;
20662306a36Sopenharmony_ci				#interrupt-cells = <2>;
20762306a36Sopenharmony_ci				reg = <0x60000 0x400>;
20862306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
20962306a36Sopenharmony_ci				st,bank-name = "GPIOG";
21062306a36Sopenharmony_ci				status = "disabled";
21162306a36Sopenharmony_ci			};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci			gpioh: gpio@442b0000 {
21462306a36Sopenharmony_ci				gpio-controller;
21562306a36Sopenharmony_ci				#gpio-cells = <2>;
21662306a36Sopenharmony_ci				interrupt-controller;
21762306a36Sopenharmony_ci				#interrupt-cells = <2>;
21862306a36Sopenharmony_ci				reg = <0x70000 0x400>;
21962306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
22062306a36Sopenharmony_ci				st,bank-name = "GPIOH";
22162306a36Sopenharmony_ci				status = "disabled";
22262306a36Sopenharmony_ci			};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci			gpioi: gpio@442c0000 {
22562306a36Sopenharmony_ci				gpio-controller;
22662306a36Sopenharmony_ci				#gpio-cells = <2>;
22762306a36Sopenharmony_ci				interrupt-controller;
22862306a36Sopenharmony_ci				#interrupt-cells = <2>;
22962306a36Sopenharmony_ci				reg = <0x80000 0x400>;
23062306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
23162306a36Sopenharmony_ci				st,bank-name = "GPIOI";
23262306a36Sopenharmony_ci				status = "disabled";
23362306a36Sopenharmony_ci			};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci			gpioj: gpio@442d0000 {
23662306a36Sopenharmony_ci				gpio-controller;
23762306a36Sopenharmony_ci				#gpio-cells = <2>;
23862306a36Sopenharmony_ci				interrupt-controller;
23962306a36Sopenharmony_ci				#interrupt-cells = <2>;
24062306a36Sopenharmony_ci				reg = <0x90000 0x400>;
24162306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
24262306a36Sopenharmony_ci				st,bank-name = "GPIOJ";
24362306a36Sopenharmony_ci				status = "disabled";
24462306a36Sopenharmony_ci			};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci			gpiok: gpio@442e0000 {
24762306a36Sopenharmony_ci				gpio-controller;
24862306a36Sopenharmony_ci				#gpio-cells = <2>;
24962306a36Sopenharmony_ci				interrupt-controller;
25062306a36Sopenharmony_ci				#interrupt-cells = <2>;
25162306a36Sopenharmony_ci				reg = <0xa0000 0x400>;
25262306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
25362306a36Sopenharmony_ci				st,bank-name = "GPIOK";
25462306a36Sopenharmony_ci				status = "disabled";
25562306a36Sopenharmony_ci			};
25662306a36Sopenharmony_ci		};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci		pinctrl_z: pinctrl@46200000 {
25962306a36Sopenharmony_ci			#address-cells = <1>;
26062306a36Sopenharmony_ci			#size-cells = <1>;
26162306a36Sopenharmony_ci			compatible = "st,stm32mp257-z-pinctrl";
26262306a36Sopenharmony_ci			ranges = <0 0x46200000 0x400>;
26362306a36Sopenharmony_ci			pins-are-numbered;
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci			gpioz: gpio@46200000 {
26662306a36Sopenharmony_ci				gpio-controller;
26762306a36Sopenharmony_ci				#gpio-cells = <2>;
26862306a36Sopenharmony_ci				interrupt-controller;
26962306a36Sopenharmony_ci				#interrupt-cells = <2>;
27062306a36Sopenharmony_ci				reg = <0 0x400>;
27162306a36Sopenharmony_ci				clocks = <&ck_icn_ls_mcu>;
27262306a36Sopenharmony_ci				st,bank-name = "GPIOZ";
27362306a36Sopenharmony_ci				st,bank-ioport = <11>;
27462306a36Sopenharmony_ci				status = "disabled";
27562306a36Sopenharmony_ci			};
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci		};
27862306a36Sopenharmony_ci	};
27962306a36Sopenharmony_ci};
280