162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Device Tree Source for the RZ/{G2L,V2L} SMARC EVK common parts
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2021 Renesas Electronics Corp.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
962306a36Sopenharmony_ci#include <dt-bindings/pinctrl/rzg2l-pinctrl.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/ {
1262306a36Sopenharmony_ci	aliases {
1362306a36Sopenharmony_ci		serial1 = &scif2;
1462306a36Sopenharmony_ci		i2c3 = &i2c3;
1562306a36Sopenharmony_ci	};
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci	osc1: cec-clock {
1862306a36Sopenharmony_ci		compatible = "fixed-clock";
1962306a36Sopenharmony_ci		#clock-cells = <0>;
2062306a36Sopenharmony_ci		clock-frequency = <12000000>;
2162306a36Sopenharmony_ci	};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	hdmi-out {
2462306a36Sopenharmony_ci		compatible = "hdmi-connector";
2562306a36Sopenharmony_ci		type = "d";
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci		port {
2862306a36Sopenharmony_ci			hdmi_con_out: endpoint {
2962306a36Sopenharmony_ci				remote-endpoint = <&adv7535_out>;
3062306a36Sopenharmony_ci			};
3162306a36Sopenharmony_ci		};
3262306a36Sopenharmony_ci	};
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci&cpu_dai {
3662306a36Sopenharmony_ci	sound-dai = <&ssi0>;
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci&dsi {
4062306a36Sopenharmony_ci	status = "okay";
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	ports {
4362306a36Sopenharmony_ci		#address-cells = <1>;
4462306a36Sopenharmony_ci		#size-cells = <0>;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci		port@0 {
4762306a36Sopenharmony_ci			reg = <0>;
4862306a36Sopenharmony_ci			dsi0_in: endpoint {
4962306a36Sopenharmony_ci			};
5062306a36Sopenharmony_ci		};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci		port@1 {
5362306a36Sopenharmony_ci			reg = <1>;
5462306a36Sopenharmony_ci			dsi0_out: endpoint {
5562306a36Sopenharmony_ci				data-lanes = <1 2 3 4>;
5662306a36Sopenharmony_ci				remote-endpoint = <&adv7535_in>;
5762306a36Sopenharmony_ci			};
5862306a36Sopenharmony_ci		};
5962306a36Sopenharmony_ci	};
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci&i2c1 {
6362306a36Sopenharmony_ci	adv7535: hdmi@3d {
6462306a36Sopenharmony_ci		compatible = "adi,adv7535";
6562306a36Sopenharmony_ci		reg = <0x3d>;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		interrupt-parent = <&pinctrl>;
6862306a36Sopenharmony_ci		interrupts = <RZG2L_GPIO(2, 1) IRQ_TYPE_EDGE_FALLING>;
6962306a36Sopenharmony_ci		clocks = <&osc1>;
7062306a36Sopenharmony_ci		clock-names = "cec";
7162306a36Sopenharmony_ci		avdd-supply = <&reg_1p8v>;
7262306a36Sopenharmony_ci		dvdd-supply = <&reg_1p8v>;
7362306a36Sopenharmony_ci		pvdd-supply = <&reg_1p8v>;
7462306a36Sopenharmony_ci		a2vdd-supply = <&reg_1p8v>;
7562306a36Sopenharmony_ci		v3p3-supply = <&reg_3p3v>;
7662306a36Sopenharmony_ci		v1p2-supply = <&reg_1p8v>;
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci		adi,dsi-lanes = <4>;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci		ports {
8162306a36Sopenharmony_ci			#address-cells = <1>;
8262306a36Sopenharmony_ci			#size-cells = <0>;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci			port@0 {
8562306a36Sopenharmony_ci				reg = <0>;
8662306a36Sopenharmony_ci				adv7535_in: endpoint {
8762306a36Sopenharmony_ci					remote-endpoint = <&dsi0_out>;
8862306a36Sopenharmony_ci				};
8962306a36Sopenharmony_ci			};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			port@1 {
9262306a36Sopenharmony_ci				reg = <1>;
9362306a36Sopenharmony_ci				adv7535_out: endpoint {
9462306a36Sopenharmony_ci					remote-endpoint = <&hdmi_con_out>;
9562306a36Sopenharmony_ci				};
9662306a36Sopenharmony_ci			};
9762306a36Sopenharmony_ci		};
9862306a36Sopenharmony_ci	};
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci&i2c3 {
10262306a36Sopenharmony_ci	pinctrl-0 = <&i2c3_pins>;
10362306a36Sopenharmony_ci	pinctrl-names = "default";
10462306a36Sopenharmony_ci	clock-frequency = <400000>;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	status = "okay";
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	wm8978: codec@1a {
10962306a36Sopenharmony_ci		compatible = "wlf,wm8978";
11062306a36Sopenharmony_ci		#sound-dai-cells = <0>;
11162306a36Sopenharmony_ci		reg = <0x1a>;
11262306a36Sopenharmony_ci	};
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci#if PMOD_MTU3
11662306a36Sopenharmony_ci&mtu3 {
11762306a36Sopenharmony_ci	pinctrl-0 = <&mtu3_pins>;
11862306a36Sopenharmony_ci	pinctrl-names = "default";
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	status = "okay";
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci#if MTU3_COUNTER_Z_PHASE_SIGNAL
12462306a36Sopenharmony_ci/* SDHI cd pin is muxed with counter Z phase signal */
12562306a36Sopenharmony_ci&sdhi1 {
12662306a36Sopenharmony_ci	status = "disabled";
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci#endif /* MTU3_COUNTER_Z_PHASE_SIGNAL */
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci&spi1 {
13162306a36Sopenharmony_ci	status = "disabled";
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci#endif /* PMOD_MTU3 */
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci/*
13662306a36Sopenharmony_ci * To enable SCIF2 (SER0) on PMOD1 (CN7)
13762306a36Sopenharmony_ci * SW1 should be at position 2->3 so that SER0_CTS# line is activated
13862306a36Sopenharmony_ci * SW2 should be at position 2->3 so that SER0_TX line is activated
13962306a36Sopenharmony_ci * SW3 should be at position 2->3 so that SER0_RX line is activated
14062306a36Sopenharmony_ci * SW4 should be at position 2->3 so that SER0_RTS# line is activated
14162306a36Sopenharmony_ci */
14262306a36Sopenharmony_ci#if PMOD1_SER0
14362306a36Sopenharmony_ci&scif2 {
14462306a36Sopenharmony_ci	pinctrl-0 = <&scif2_pins>;
14562306a36Sopenharmony_ci	pinctrl-names = "default";
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	uart-has-rtscts;
14862306a36Sopenharmony_ci	status = "okay";
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci#endif
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci&ssi0 {
15362306a36Sopenharmony_ci	pinctrl-0 = <&ssi0_pins>;
15462306a36Sopenharmony_ci	pinctrl-names = "default";
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	status = "okay";
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci&vccq_sdhi1 {
16062306a36Sopenharmony_ci	gpios = <&pinctrl RZG2L_GPIO(39, 1) GPIO_ACTIVE_HIGH>;
16162306a36Sopenharmony_ci};
162