162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018, Craig Tatlor.
462306a36Sopenharmony_ci * Copyright (c) 2020, Alexey Minnekhanov <alexey.min@gmail.com>
562306a36Sopenharmony_ci * Copyright (c) 2020, AngeloGioacchino Del Regno <kholk11@gmail.com>
662306a36Sopenharmony_ci * Copyright (c) 2020, Konrad Dybcio <konradybcio@gmail.com>
762306a36Sopenharmony_ci * Copyright (c) 2020, Martin Botka <martin.botka1@gmail.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "sdm630.dtsi"
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci&adreno_gpu {
1362306a36Sopenharmony_ci	compatible = "qcom,adreno-512.0", "qcom,adreno";
1462306a36Sopenharmony_ci	operating-points-v2 = <&gpu_sdm660_opp_table>;
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci	gpu_sdm660_opp_table: opp-table {
1762306a36Sopenharmony_ci		compatible = "operating-points-v2";
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci		/*
2062306a36Sopenharmony_ci		 * 775MHz is only available on the highest speed bin
2162306a36Sopenharmony_ci		 * Though it cannot be used for now due to interconnect
2262306a36Sopenharmony_ci		 * framework not supporting multiple frequencies
2362306a36Sopenharmony_ci		 * at the same opp-level
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci		opp-750000000 {
2662306a36Sopenharmony_ci			opp-hz = /bits/ 64 <750000000>;
2762306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_TURBO>;
2862306a36Sopenharmony_ci			opp-peak-kBps = <5412000>;
2962306a36Sopenharmony_ci			opp-supported-hw = <0xCHECKME>;
3062306a36Sopenharmony_ci		};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci		* These OPPs are correct, but we are lacking support for the
3362306a36Sopenharmony_ci		* GPU regulator. Hence, disable them for now to prevent the
3462306a36Sopenharmony_ci		* platform from hanging on high graphics loads.
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci		opp-700000000 {
3762306a36Sopenharmony_ci			opp-hz = /bits/ 64 <700000000>;
3862306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_TURBO>;
3962306a36Sopenharmony_ci			opp-peak-kBps = <5184000>;
4062306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
4162306a36Sopenharmony_ci		};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci		opp-647000000 {
4462306a36Sopenharmony_ci			opp-hz = /bits/ 64 <647000000>;
4562306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
4662306a36Sopenharmony_ci			opp-peak-kBps = <4068000>;
4762306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
4862306a36Sopenharmony_ci		};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci		opp-588000000 {
5162306a36Sopenharmony_ci			opp-hz = /bits/ 64 <588000000>;
5262306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_NOM>;
5362306a36Sopenharmony_ci			opp-peak-kBps = <3072000>;
5462306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
5562306a36Sopenharmony_ci		};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci		opp-465000000 {
5862306a36Sopenharmony_ci			opp-hz = /bits/ 64 <465000000>;
5962306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
6062306a36Sopenharmony_ci			opp-peak-kBps = <2724000>;
6162306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
6262306a36Sopenharmony_ci		};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci		opp-370000000 {
6562306a36Sopenharmony_ci			opp-hz = /bits/ 64 <370000000>;
6662306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_SVS>;
6762306a36Sopenharmony_ci			opp-peak-kBps = <2188000>;
6862306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
6962306a36Sopenharmony_ci		};
7062306a36Sopenharmony_ci		*/
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci		opp-266000000 {
7362306a36Sopenharmony_ci			opp-hz = /bits/ 64 <266000000>;
7462306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
7562306a36Sopenharmony_ci			opp-peak-kBps = <1648000>;
7662306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
7762306a36Sopenharmony_ci		};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci		opp-160000000 {
8062306a36Sopenharmony_ci			opp-hz = /bits/ 64 <160000000>;
8162306a36Sopenharmony_ci			opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
8262306a36Sopenharmony_ci			opp-peak-kBps = <1200000>;
8362306a36Sopenharmony_ci			opp-supported-hw = <0xff>;
8462306a36Sopenharmony_ci		};
8562306a36Sopenharmony_ci	};
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci&CPU0 {
8962306a36Sopenharmony_ci	compatible = "qcom,kryo260";
9062306a36Sopenharmony_ci	capacity-dmips-mhz = <1024>;
9162306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci&CPU1 {
9562306a36Sopenharmony_ci	compatible = "qcom,kryo260";
9662306a36Sopenharmony_ci	capacity-dmips-mhz = <1024>;
9762306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci&CPU2 {
10162306a36Sopenharmony_ci	compatible = "qcom,kryo260";
10262306a36Sopenharmony_ci	capacity-dmips-mhz = <1024>;
10362306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci&CPU3 {
10762306a36Sopenharmony_ci	compatible = "qcom,kryo260";
10862306a36Sopenharmony_ci	capacity-dmips-mhz = <1024>;
10962306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci&CPU4 {
11362306a36Sopenharmony_ci	compatible = "qcom,kryo260";
11462306a36Sopenharmony_ci	capacity-dmips-mhz = <640>;
11562306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci&CPU5 {
11962306a36Sopenharmony_ci	compatible = "qcom,kryo260";
12062306a36Sopenharmony_ci	capacity-dmips-mhz = <640>;
12162306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci&CPU6 {
12562306a36Sopenharmony_ci	compatible = "qcom,kryo260";
12662306a36Sopenharmony_ci	capacity-dmips-mhz = <640>;
12762306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci&CPU7 {
13162306a36Sopenharmony_ci	compatible = "qcom,kryo260";
13262306a36Sopenharmony_ci	capacity-dmips-mhz = <640>;
13362306a36Sopenharmony_ci	/delete-property/ operating-points-v2;
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci&gcc {
13762306a36Sopenharmony_ci	compatible = "qcom,gcc-sdm660";
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci&gpucc {
14162306a36Sopenharmony_ci	compatible = "qcom,gpucc-sdm660";
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci&mdp {
14562306a36Sopenharmony_ci	compatible = "qcom,sdm660-mdp5", "qcom,mdp5";
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	ports {
14862306a36Sopenharmony_ci		port@1 {
14962306a36Sopenharmony_ci			reg = <1>;
15062306a36Sopenharmony_ci			mdp5_intf2_out: endpoint {
15162306a36Sopenharmony_ci				remote-endpoint = <&mdss_dsi1_in>;
15262306a36Sopenharmony_ci			};
15362306a36Sopenharmony_ci		};
15462306a36Sopenharmony_ci	};
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci&mdss {
15862306a36Sopenharmony_ci	mdss_dsi1: dsi@c996000 {
15962306a36Sopenharmony_ci		compatible = "qcom,sdm660-dsi-ctrl",
16062306a36Sopenharmony_ci			     "qcom,mdss-dsi-ctrl";
16162306a36Sopenharmony_ci		reg = <0x0c996000 0x400>;
16262306a36Sopenharmony_ci		reg-names = "dsi_ctrl";
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci		/* DSI1 shares the OPP table with DSI0 */
16562306a36Sopenharmony_ci		operating-points-v2 = <&dsi_opp_table>;
16662306a36Sopenharmony_ci		power-domains = <&rpmpd SDM660_VDDCX>;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci		interrupt-parent = <&mdss>;
16962306a36Sopenharmony_ci		interrupts = <5>;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci		assigned-clocks = <&mmcc BYTE1_CLK_SRC>,
17262306a36Sopenharmony_ci					<&mmcc PCLK1_CLK_SRC>;
17362306a36Sopenharmony_ci		assigned-clock-parents = <&mdss_dsi1_phy 0>,
17462306a36Sopenharmony_ci						<&mdss_dsi1_phy 1>;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci		clocks = <&mmcc MDSS_MDP_CLK>,
17762306a36Sopenharmony_ci				<&mmcc MDSS_BYTE1_CLK>,
17862306a36Sopenharmony_ci				<&mmcc MDSS_BYTE1_INTF_CLK>,
17962306a36Sopenharmony_ci				<&mmcc MNOC_AHB_CLK>,
18062306a36Sopenharmony_ci				<&mmcc MDSS_AHB_CLK>,
18162306a36Sopenharmony_ci				<&mmcc MDSS_AXI_CLK>,
18262306a36Sopenharmony_ci				<&mmcc MISC_AHB_CLK>,
18362306a36Sopenharmony_ci				<&mmcc MDSS_PCLK1_CLK>,
18462306a36Sopenharmony_ci				<&mmcc MDSS_ESC1_CLK>;
18562306a36Sopenharmony_ci		clock-names = "mdp_core",
18662306a36Sopenharmony_ci					"byte",
18762306a36Sopenharmony_ci					"byte_intf",
18862306a36Sopenharmony_ci					"mnoc",
18962306a36Sopenharmony_ci					"iface",
19062306a36Sopenharmony_ci					"bus",
19162306a36Sopenharmony_ci					"core_mmss",
19262306a36Sopenharmony_ci					"pixel",
19362306a36Sopenharmony_ci					"core";
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci		phys = <&mdss_dsi1_phy>;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci		status = "disabled";
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		ports {
20062306a36Sopenharmony_ci			#address-cells = <1>;
20162306a36Sopenharmony_ci			#size-cells = <0>;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci			port@0 {
20462306a36Sopenharmony_ci				reg = <0>;
20562306a36Sopenharmony_ci				mdss_dsi1_in: endpoint {
20662306a36Sopenharmony_ci					remote-endpoint = <&mdp5_intf2_out>;
20762306a36Sopenharmony_ci				};
20862306a36Sopenharmony_ci			};
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci			port@1 {
21162306a36Sopenharmony_ci				reg = <1>;
21262306a36Sopenharmony_ci				mdss_dsi1_out: endpoint {
21362306a36Sopenharmony_ci				};
21462306a36Sopenharmony_ci			};
21562306a36Sopenharmony_ci		};
21662306a36Sopenharmony_ci	};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	mdss_dsi1_phy: phy@c996400 {
21962306a36Sopenharmony_ci		compatible = "qcom,dsi-phy-14nm-660";
22062306a36Sopenharmony_ci		reg = <0x0c996400 0x100>,
22162306a36Sopenharmony_ci				<0x0c996500 0x300>,
22262306a36Sopenharmony_ci				<0x0c996800 0x188>;
22362306a36Sopenharmony_ci		reg-names = "dsi_phy",
22462306a36Sopenharmony_ci				"dsi_phy_lane",
22562306a36Sopenharmony_ci				"dsi_pll";
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		#clock-cells = <1>;
22862306a36Sopenharmony_ci		#phy-cells = <0>;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci		clocks = <&mmcc MDSS_AHB_CLK>, <&rpmcc RPM_SMD_XO_CLK_SRC>;
23162306a36Sopenharmony_ci		clock-names = "iface", "ref";
23262306a36Sopenharmony_ci		status = "disabled";
23362306a36Sopenharmony_ci	};
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci&mmcc {
23762306a36Sopenharmony_ci	compatible = "qcom,mmcc-sdm660";
23862306a36Sopenharmony_ci	clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
23962306a36Sopenharmony_ci			<&sleep_clk>,
24062306a36Sopenharmony_ci			<&gcc GCC_MMSS_GPLL0_CLK>,
24162306a36Sopenharmony_ci			<&gcc GCC_MMSS_GPLL0_DIV_CLK>,
24262306a36Sopenharmony_ci			<&mdss_dsi0_phy 1>,
24362306a36Sopenharmony_ci			<&mdss_dsi0_phy 0>,
24462306a36Sopenharmony_ci			<&mdss_dsi1_phy 1>,
24562306a36Sopenharmony_ci			<&mdss_dsi1_phy 0>,
24662306a36Sopenharmony_ci			<0>,
24762306a36Sopenharmony_ci			<0>;
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci&tlmm {
25162306a36Sopenharmony_ci	compatible = "qcom,sdm660-pinctrl";
25262306a36Sopenharmony_ci};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci&tsens {
25562306a36Sopenharmony_ci	#qcom,sensors = <14>;
25662306a36Sopenharmony_ci};
257