162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2020 Marvell International Ltd.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Device tree for the CN9132-DB board.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include "cn9131-db.dtsi"
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/ {
1162306a36Sopenharmony_ci	compatible = "marvell,cn9132", "marvell,cn9131", "marvell,cn9130",
1262306a36Sopenharmony_ci		     "marvell,armada-ap807-quad", "marvell,armada-ap807";
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci	aliases {
1562306a36Sopenharmony_ci		gpio5 = &cp2_gpio1;
1662306a36Sopenharmony_ci		gpio6 = &cp2_gpio2;
1762306a36Sopenharmony_ci		ethernet5 = &cp2_eth0;
1862306a36Sopenharmony_ci	};
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci	cp2_reg_usb3_vbus0: cp2_usb3_vbus@0 {
2162306a36Sopenharmony_ci		compatible = "regulator-fixed";
2262306a36Sopenharmony_ci		regulator-name = "cp2-xhci0-vbus";
2362306a36Sopenharmony_ci		regulator-min-microvolt = <5000000>;
2462306a36Sopenharmony_ci		regulator-max-microvolt = <5000000>;
2562306a36Sopenharmony_ci		enable-active-high;
2662306a36Sopenharmony_ci		gpio = <&cp2_gpio1 2 GPIO_ACTIVE_HIGH>;
2762306a36Sopenharmony_ci	};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	cp2_usb3_0_phy0: cp2_usb3_phy0 {
3062306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
3162306a36Sopenharmony_ci		vcc-supply = <&cp2_reg_usb3_vbus0>;
3262306a36Sopenharmony_ci	};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	cp2_reg_usb3_vbus1: cp2_usb3_vbus@1 {
3562306a36Sopenharmony_ci		compatible = "regulator-fixed";
3662306a36Sopenharmony_ci		regulator-name = "cp2-xhci1-vbus";
3762306a36Sopenharmony_ci		regulator-min-microvolt = <5000000>;
3862306a36Sopenharmony_ci		regulator-max-microvolt = <5000000>;
3962306a36Sopenharmony_ci		enable-active-high;
4062306a36Sopenharmony_ci		gpio = <&cp2_gpio1 3 GPIO_ACTIVE_HIGH>;
4162306a36Sopenharmony_ci	};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	cp2_usb3_0_phy1: cp2_usb3_phy1 {
4462306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
4562306a36Sopenharmony_ci		vcc-supply = <&cp2_reg_usb3_vbus1>;
4662306a36Sopenharmony_ci	};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci	cp2_reg_sd_vccq: cp2_sd_vccq@0 {
4962306a36Sopenharmony_ci		compatible = "regulator-gpio";
5062306a36Sopenharmony_ci		regulator-name = "cp2_sd_vcc";
5162306a36Sopenharmony_ci		regulator-min-microvolt = <1800000>;
5262306a36Sopenharmony_ci		regulator-max-microvolt = <3300000>;
5362306a36Sopenharmony_ci		gpios = <&cp2_gpio2 17 GPIO_ACTIVE_HIGH>;
5462306a36Sopenharmony_ci		states = <1800000 0x1 3300000 0x0>;
5562306a36Sopenharmony_ci	};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	cp2_sfp_eth0: sfp-eth0 {
5862306a36Sopenharmony_ci		compatible = "sff,sfp";
5962306a36Sopenharmony_ci		i2c-bus = <&cp2_sfpp0_i2c>;
6062306a36Sopenharmony_ci		los-gpios = <&cp2_module_expander1 11 GPIO_ACTIVE_HIGH>;
6162306a36Sopenharmony_ci		mod-def0-gpios = <&cp2_module_expander1 10 GPIO_ACTIVE_LOW>;
6262306a36Sopenharmony_ci		tx-disable-gpios = <&cp2_module_expander1 9 GPIO_ACTIVE_HIGH>;
6362306a36Sopenharmony_ci		tx-fault-gpios = <&cp2_module_expander1 8 GPIO_ACTIVE_HIGH>;
6462306a36Sopenharmony_ci		/*
6562306a36Sopenharmony_ci		 * SFP cages are unconnected on early PCBs because of an the I2C
6662306a36Sopenharmony_ci		 * lanes not being connected. Prevent the port for being
6762306a36Sopenharmony_ci		 * unusable by disabling the SFP node.
6862306a36Sopenharmony_ci		 */
6962306a36Sopenharmony_ci		status = "disabled";
7062306a36Sopenharmony_ci	};
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/*
7462306a36Sopenharmony_ci * Instantiate the second slave CP115
7562306a36Sopenharmony_ci */
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci#define CP11X_NAME		cp2
7862306a36Sopenharmony_ci#define CP11X_BASE		f6000000
7962306a36Sopenharmony_ci#define CP11X_PCIEx_MEM_BASE(iface) (0xe5000000 + (iface * 0x1000000))
8062306a36Sopenharmony_ci#define CP11X_PCIEx_MEM_SIZE(iface) 0xf00000
8162306a36Sopenharmony_ci#define CP11X_PCIE0_BASE	f6600000
8262306a36Sopenharmony_ci#define CP11X_PCIE1_BASE	f6620000
8362306a36Sopenharmony_ci#define CP11X_PCIE2_BASE	f6640000
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci#include "armada-cp115.dtsi"
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci#undef CP11X_NAME
8862306a36Sopenharmony_ci#undef CP11X_BASE
8962306a36Sopenharmony_ci#undef CP11X_PCIEx_MEM_BASE
9062306a36Sopenharmony_ci#undef CP11X_PCIEx_MEM_SIZE
9162306a36Sopenharmony_ci#undef CP11X_PCIE0_BASE
9262306a36Sopenharmony_ci#undef CP11X_PCIE1_BASE
9362306a36Sopenharmony_ci#undef CP11X_PCIE2_BASE
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci&cp2_crypto {
9662306a36Sopenharmony_ci	status = "disabled";
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci&cp2_ethernet {
10062306a36Sopenharmony_ci	status = "okay";
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci/* SLM-1521-V2, CON9 */
10462306a36Sopenharmony_ci&cp2_eth0 {
10562306a36Sopenharmony_ci	status = "disabled";
10662306a36Sopenharmony_ci	phy-mode = "10gbase-r";
10762306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
10862306a36Sopenharmony_ci	phys = <&cp2_comphy4 0>;
10962306a36Sopenharmony_ci	managed = "in-band-status";
11062306a36Sopenharmony_ci	sfp = <&cp2_sfp_eth0>;
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci&cp2_gpio1 {
11462306a36Sopenharmony_ci	status = "okay";
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci&cp2_gpio2 {
11862306a36Sopenharmony_ci	status = "okay";
11962306a36Sopenharmony_ci};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci&cp2_i2c0 {
12262306a36Sopenharmony_ci	clock-frequency = <100000>;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	/* SLM-1521-V2 - U3 */
12562306a36Sopenharmony_ci	i2c-mux@72 {
12662306a36Sopenharmony_ci		compatible = "nxp,pca9544";
12762306a36Sopenharmony_ci		#address-cells = <1>;
12862306a36Sopenharmony_ci		#size-cells = <0>;
12962306a36Sopenharmony_ci		reg = <0x72>;
13062306a36Sopenharmony_ci		cp2_sfpp0_i2c: i2c@0 {
13162306a36Sopenharmony_ci			#address-cells = <1>;
13262306a36Sopenharmony_ci			#size-cells = <0>;
13362306a36Sopenharmony_ci			reg = <0>;
13462306a36Sopenharmony_ci		};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci		i2c@1 {
13762306a36Sopenharmony_ci			#address-cells = <1>;
13862306a36Sopenharmony_ci			#size-cells = <0>;
13962306a36Sopenharmony_ci			reg = <1>;
14062306a36Sopenharmony_ci			/* U12 */
14162306a36Sopenharmony_ci			cp2_module_expander1: pca9555@21 {
14262306a36Sopenharmony_ci				compatible = "nxp,pca9555";
14362306a36Sopenharmony_ci				pinctrl-names = "default";
14462306a36Sopenharmony_ci				gpio-controller;
14562306a36Sopenharmony_ci				#gpio-cells = <2>;
14662306a36Sopenharmony_ci				reg = <0x21>;
14762306a36Sopenharmony_ci			};
14862306a36Sopenharmony_ci		};
14962306a36Sopenharmony_ci	};
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci/* SLM-1521-V2, CON6 */
15362306a36Sopenharmony_ci&cp2_pcie0 {
15462306a36Sopenharmony_ci	status = "okay";
15562306a36Sopenharmony_ci	num-lanes = <2>;
15662306a36Sopenharmony_ci	num-viewport = <8>;
15762306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
15862306a36Sopenharmony_ci	phys = <&cp2_comphy0 0
15962306a36Sopenharmony_ci		&cp2_comphy1 0>;
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci/* SLM-1521-V2, CON8 */
16362306a36Sopenharmony_ci&cp2_pcie2 {
16462306a36Sopenharmony_ci	status = "okay";
16562306a36Sopenharmony_ci	num-lanes = <1>;
16662306a36Sopenharmony_ci	num-viewport = <8>;
16762306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
16862306a36Sopenharmony_ci	phys = <&cp2_comphy5 2>;
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci&cp2_sata0 {
17262306a36Sopenharmony_ci	status = "okay";
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	/* SLM-1521-V2, CON4 */
17562306a36Sopenharmony_ci	sata-port@0 {
17662306a36Sopenharmony_ci		/* Generic PHY, providing serdes lanes */
17762306a36Sopenharmony_ci		phys = <&cp2_comphy2 0>;
17862306a36Sopenharmony_ci	};
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci/* CON 2 on SLM-1683 - microSD */
18262306a36Sopenharmony_ci&cp2_sdhci0 {
18362306a36Sopenharmony_ci	status = "okay";
18462306a36Sopenharmony_ci	pinctrl-names = "default";
18562306a36Sopenharmony_ci	pinctrl-0 = <&cp2_sdhci_pins>;
18662306a36Sopenharmony_ci	bus-width = <4>;
18762306a36Sopenharmony_ci	cd-gpios = <&cp2_gpio2 23 GPIO_ACTIVE_LOW>;
18862306a36Sopenharmony_ci	vqmmc-supply = <&cp2_reg_sd_vccq>;
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci&cp2_syscon0 {
19262306a36Sopenharmony_ci	cp2_pinctrl: pinctrl {
19362306a36Sopenharmony_ci		compatible = "marvell,cp115-standalone-pinctrl";
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci		cp2_i2c0_pins: cp2-i2c-pins-0 {
19662306a36Sopenharmony_ci			marvell,pins = "mpp37", "mpp38";
19762306a36Sopenharmony_ci			marvell,function = "i2c0";
19862306a36Sopenharmony_ci		};
19962306a36Sopenharmony_ci		cp2_sdhci_pins: cp2-sdhi-pins-0 {
20062306a36Sopenharmony_ci			marvell,pins = "mpp56", "mpp57", "mpp58",
20162306a36Sopenharmony_ci				       "mpp59", "mpp60", "mpp61";
20262306a36Sopenharmony_ci			marvell,function = "sdio";
20362306a36Sopenharmony_ci		};
20462306a36Sopenharmony_ci	};
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci&cp2_utmi {
20862306a36Sopenharmony_ci	status = "okay";
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci&cp2_usb3_0 {
21262306a36Sopenharmony_ci	status = "okay";
21362306a36Sopenharmony_ci	usb-phy = <&cp2_usb3_0_phy0>;
21462306a36Sopenharmony_ci	phys = <&cp2_utmi0>;
21562306a36Sopenharmony_ci	phy-names = "usb";
21662306a36Sopenharmony_ci	dr_mode = "host";
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci/* SLM-1521-V2, CON11 */
22062306a36Sopenharmony_ci&cp2_usb3_1 {
22162306a36Sopenharmony_ci	status = "okay";
22262306a36Sopenharmony_ci	usb-phy = <&cp2_usb3_0_phy1>;
22362306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
22462306a36Sopenharmony_ci	phys = <&cp2_comphy3 1>, <&cp2_utmi1>;
22562306a36Sopenharmony_ci	phy-names = "usb", "utmi";
22662306a36Sopenharmony_ci	dr_mode = "host";
22762306a36Sopenharmony_ci};
228