162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2017 Marvell Technology Group Ltd. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Device Tree file for Marvell Armada AP810. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/dts-v1/; 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/ { 1362306a36Sopenharmony_ci model = "Marvell Armada AP810"; 1462306a36Sopenharmony_ci compatible = "marvell,armada-ap810"; 1562306a36Sopenharmony_ci #address-cells = <2>; 1662306a36Sopenharmony_ci #size-cells = <2>; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci aliases { 1962306a36Sopenharmony_ci serial0 = &uart0_ap0; 2062306a36Sopenharmony_ci serial1 = &uart1_ap0; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci psci { 2462306a36Sopenharmony_ci compatible = "arm,psci-0.2"; 2562306a36Sopenharmony_ci method = "smc"; 2662306a36Sopenharmony_ci }; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci ap810-ap0 { 2962306a36Sopenharmony_ci #address-cells = <2>; 3062306a36Sopenharmony_ci #size-cells = <2>; 3162306a36Sopenharmony_ci compatible = "simple-bus"; 3262306a36Sopenharmony_ci interrupt-parent = <&gic>; 3362306a36Sopenharmony_ci ranges; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci config-space@e8000000 { 3662306a36Sopenharmony_ci #address-cells = <1>; 3762306a36Sopenharmony_ci #size-cells = <1>; 3862306a36Sopenharmony_ci compatible = "simple-bus"; 3962306a36Sopenharmony_ci ranges = <0x0 0x0 0xe8000000 0x4000000>; 4062306a36Sopenharmony_ci interrupt-parent = <&gic>; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci gic: interrupt-controller@3000000 { 4362306a36Sopenharmony_ci compatible = "arm,gic-v3"; 4462306a36Sopenharmony_ci #interrupt-cells = <3>; 4562306a36Sopenharmony_ci #address-cells = <1>; 4662306a36Sopenharmony_ci #size-cells = <1>; 4762306a36Sopenharmony_ci interrupt-controller; 4862306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 4962306a36Sopenharmony_ci ranges; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci reg = <0x3000000 0x10000>, /* GICD */ 5262306a36Sopenharmony_ci <0x3060000 0x100000>, /* GICR */ 5362306a36Sopenharmony_ci <0x00c0000 0x2000>, /* GICC */ 5462306a36Sopenharmony_ci <0x00d0000 0x1000>, /* GICH */ 5562306a36Sopenharmony_ci <0x00e0000 0x2000>; /* GICV */ 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci gic_its_ap0: msi-controller@3040000 { 5862306a36Sopenharmony_ci compatible = "arm,gic-v3-its"; 5962306a36Sopenharmony_ci msi-controller; 6062306a36Sopenharmony_ci #msi-cells = <1>; 6162306a36Sopenharmony_ci reg = <0x3040000 0x20000>; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci timer { 6662306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 6762306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 6862306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 6962306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 7062306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 7162306a36Sopenharmony_ci }; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci xor@400000 { 7462306a36Sopenharmony_ci compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 7562306a36Sopenharmony_ci reg = <0x400000 0x1000>, 7662306a36Sopenharmony_ci <0x410000 0x1000>; 7762306a36Sopenharmony_ci msi-parent = <&gic_its_ap0 0xa0>; 7862306a36Sopenharmony_ci dma-coherent; 7962306a36Sopenharmony_ci }; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci xor@420000 { 8262306a36Sopenharmony_ci compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 8362306a36Sopenharmony_ci reg = <0x420000 0x1000>, 8462306a36Sopenharmony_ci <0x430000 0x1000>; 8562306a36Sopenharmony_ci msi-parent = <&gic_its_ap0 0xa1>; 8662306a36Sopenharmony_ci dma-coherent; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci xor@440000 { 9062306a36Sopenharmony_ci compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 9162306a36Sopenharmony_ci reg = <0x440000 0x1000>, 9262306a36Sopenharmony_ci <0x450000 0x1000>; 9362306a36Sopenharmony_ci msi-parent = <&gic_its_ap0 0xa2>; 9462306a36Sopenharmony_ci dma-coherent; 9562306a36Sopenharmony_ci }; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci xor@460000 { 9862306a36Sopenharmony_ci compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 9962306a36Sopenharmony_ci reg = <0x460000 0x1000>, 10062306a36Sopenharmony_ci <0x470000 0x1000>; 10162306a36Sopenharmony_ci msi-parent = <&gic_its_ap0 0xa3>; 10262306a36Sopenharmony_ci dma-coherent; 10362306a36Sopenharmony_ci }; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci uart0_ap0: serial@512000 { 10662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 10762306a36Sopenharmony_ci reg = <0x512000 0x100>; 10862306a36Sopenharmony_ci reg-shift = <2>; 10962306a36Sopenharmony_ci interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 11062306a36Sopenharmony_ci reg-io-width = <1>; 11162306a36Sopenharmony_ci status = "disabled"; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci uart1_ap0: serial@512100 { 11562306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 11662306a36Sopenharmony_ci reg = <0x512100 0x100>; 11762306a36Sopenharmony_ci reg-shift = <2>; 11862306a36Sopenharmony_ci interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 11962306a36Sopenharmony_ci reg-io-width = <1>; 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci }; 12462306a36Sopenharmony_ci}; 125