162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * BSD LICENSE 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright(c) 2015-2017 Broadcom. All rights reserved. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Redistribution and use in source and binary forms, with or without 762306a36Sopenharmony_ci * modification, are permitted provided that the following conditions 862306a36Sopenharmony_ci * are met: 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * * Redistributions of source code must retain the above copyright 1162306a36Sopenharmony_ci * notice, this list of conditions and the following disclaimer. 1262306a36Sopenharmony_ci * * Redistributions in binary form must reproduce the above copyright 1362306a36Sopenharmony_ci * notice, this list of conditions and the following disclaimer in 1462306a36Sopenharmony_ci * the documentation and/or other materials provided with the 1562306a36Sopenharmony_ci * distribution. 1662306a36Sopenharmony_ci * * Neither the name of Broadcom nor the names of its 1762306a36Sopenharmony_ci * contributors may be used to endorse or promote products derived 1862306a36Sopenharmony_ci * from this software without specific prior written permission. 1962306a36Sopenharmony_ci * 2062306a36Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 2162306a36Sopenharmony_ci * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 2262306a36Sopenharmony_ci * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 2362306a36Sopenharmony_ci * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2462306a36Sopenharmony_ci * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2562306a36Sopenharmony_ci * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2662306a36Sopenharmony_ci * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2762306a36Sopenharmony_ci * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2862306a36Sopenharmony_ci * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2962306a36Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 3062306a36Sopenharmony_ci * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/ { 3662306a36Sopenharmony_ci compatible = "brcm,stingray"; 3762306a36Sopenharmony_ci interrupt-parent = <&gic>; 3862306a36Sopenharmony_ci #address-cells = <2>; 3962306a36Sopenharmony_ci #size-cells = <2>; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci cpus { 4262306a36Sopenharmony_ci #address-cells = <2>; 4362306a36Sopenharmony_ci #size-cells = <0>; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci cpu@0 { 4662306a36Sopenharmony_ci device_type = "cpu"; 4762306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 4862306a36Sopenharmony_ci reg = <0x0 0x0>; 4962306a36Sopenharmony_ci enable-method = "psci"; 5062306a36Sopenharmony_ci next-level-cache = <&CLUSTER0_L2>; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci cpu@1 { 5462306a36Sopenharmony_ci device_type = "cpu"; 5562306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 5662306a36Sopenharmony_ci reg = <0x0 0x1>; 5762306a36Sopenharmony_ci enable-method = "psci"; 5862306a36Sopenharmony_ci next-level-cache = <&CLUSTER0_L2>; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci cpu@100 { 6262306a36Sopenharmony_ci device_type = "cpu"; 6362306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 6462306a36Sopenharmony_ci reg = <0x0 0x100>; 6562306a36Sopenharmony_ci enable-method = "psci"; 6662306a36Sopenharmony_ci next-level-cache = <&CLUSTER1_L2>; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci cpu@101 { 7062306a36Sopenharmony_ci device_type = "cpu"; 7162306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 7262306a36Sopenharmony_ci reg = <0x0 0x101>; 7362306a36Sopenharmony_ci enable-method = "psci"; 7462306a36Sopenharmony_ci next-level-cache = <&CLUSTER1_L2>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci cpu@200 { 7862306a36Sopenharmony_ci device_type = "cpu"; 7962306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 8062306a36Sopenharmony_ci reg = <0x0 0x200>; 8162306a36Sopenharmony_ci enable-method = "psci"; 8262306a36Sopenharmony_ci next-level-cache = <&CLUSTER2_L2>; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci cpu@201 { 8662306a36Sopenharmony_ci device_type = "cpu"; 8762306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 8862306a36Sopenharmony_ci reg = <0x0 0x201>; 8962306a36Sopenharmony_ci enable-method = "psci"; 9062306a36Sopenharmony_ci next-level-cache = <&CLUSTER2_L2>; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci cpu@300 { 9462306a36Sopenharmony_ci device_type = "cpu"; 9562306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 9662306a36Sopenharmony_ci reg = <0x0 0x300>; 9762306a36Sopenharmony_ci enable-method = "psci"; 9862306a36Sopenharmony_ci next-level-cache = <&CLUSTER3_L2>; 9962306a36Sopenharmony_ci }; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci cpu@301 { 10262306a36Sopenharmony_ci device_type = "cpu"; 10362306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 10462306a36Sopenharmony_ci reg = <0x0 0x301>; 10562306a36Sopenharmony_ci enable-method = "psci"; 10662306a36Sopenharmony_ci next-level-cache = <&CLUSTER3_L2>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci CLUSTER0_L2: l2-cache@0 { 11062306a36Sopenharmony_ci compatible = "cache"; 11162306a36Sopenharmony_ci cache-level = <2>; 11262306a36Sopenharmony_ci cache-unified; 11362306a36Sopenharmony_ci }; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci CLUSTER1_L2: l2-cache@100 { 11662306a36Sopenharmony_ci compatible = "cache"; 11762306a36Sopenharmony_ci cache-level = <2>; 11862306a36Sopenharmony_ci cache-unified; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci CLUSTER2_L2: l2-cache@200 { 12262306a36Sopenharmony_ci compatible = "cache"; 12362306a36Sopenharmony_ci cache-level = <2>; 12462306a36Sopenharmony_ci cache-unified; 12562306a36Sopenharmony_ci }; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci CLUSTER3_L2: l2-cache@300 { 12862306a36Sopenharmony_ci compatible = "cache"; 12962306a36Sopenharmony_ci cache-level = <2>; 13062306a36Sopenharmony_ci cache-unified; 13162306a36Sopenharmony_ci }; 13262306a36Sopenharmony_ci }; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci memory: memory@80000000 { 13562306a36Sopenharmony_ci device_type = "memory"; 13662306a36Sopenharmony_ci reg = <0x00000000 0x80000000 0 0x40000000>; 13762306a36Sopenharmony_ci }; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci psci { 14062306a36Sopenharmony_ci compatible = "arm,psci-0.2"; 14162306a36Sopenharmony_ci method = "smc"; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci pmu { 14562306a36Sopenharmony_ci compatible = "arm,armv8-pmuv3"; 14662306a36Sopenharmony_ci interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci timer { 15062306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 15162306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 15262306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 15362306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 15462306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 15562306a36Sopenharmony_ci }; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci mhb: syscon@60401000 { 15862306a36Sopenharmony_ci compatible = "brcm,sr-mhb", "syscon"; 15962306a36Sopenharmony_ci reg = <0 0x60401000 0 0x38c>; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci scr { 16362306a36Sopenharmony_ci compatible = "simple-bus"; 16462306a36Sopenharmony_ci #address-cells = <1>; 16562306a36Sopenharmony_ci #size-cells = <1>; 16662306a36Sopenharmony_ci ranges = <0x0 0x0 0x61000000 0x05000000>; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci ccn: ccn@0 { 16962306a36Sopenharmony_ci compatible = "arm,ccn-502"; 17062306a36Sopenharmony_ci reg = <0x00000000 0x900000>; 17162306a36Sopenharmony_ci interrupts = <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH>; 17262306a36Sopenharmony_ci }; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci gic: interrupt-controller@2c00000 { 17562306a36Sopenharmony_ci compatible = "arm,gic-v3"; 17662306a36Sopenharmony_ci #interrupt-cells = <3>; 17762306a36Sopenharmony_ci #address-cells = <1>; 17862306a36Sopenharmony_ci #size-cells = <1>; 17962306a36Sopenharmony_ci ranges; 18062306a36Sopenharmony_ci interrupt-controller; 18162306a36Sopenharmony_ci reg = <0x02c00000 0x010000>, /* GICD */ 18262306a36Sopenharmony_ci <0x02e00000 0x600000>; /* GICR */ 18362306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci gic_its: msi-controller@63c20000 { 18662306a36Sopenharmony_ci compatible = "arm,gic-v3-its"; 18762306a36Sopenharmony_ci msi-controller; 18862306a36Sopenharmony_ci #msi-cells = <1>; 18962306a36Sopenharmony_ci reg = <0x02c20000 0x10000>; 19062306a36Sopenharmony_ci }; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci smmu: iommu@3000000 { 19462306a36Sopenharmony_ci compatible = "arm,mmu-500"; 19562306a36Sopenharmony_ci reg = <0x03000000 0x80000>; 19662306a36Sopenharmony_ci #global-interrupts = <1>; 19762306a36Sopenharmony_ci interrupts = <GIC_SPI 704 IRQ_TYPE_LEVEL_HIGH>, 19862306a36Sopenharmony_ci <GIC_SPI 711 IRQ_TYPE_LEVEL_HIGH>, 19962306a36Sopenharmony_ci <GIC_SPI 712 IRQ_TYPE_LEVEL_HIGH>, 20062306a36Sopenharmony_ci <GIC_SPI 713 IRQ_TYPE_LEVEL_HIGH>, 20162306a36Sopenharmony_ci <GIC_SPI 714 IRQ_TYPE_LEVEL_HIGH>, 20262306a36Sopenharmony_ci <GIC_SPI 715 IRQ_TYPE_LEVEL_HIGH>, 20362306a36Sopenharmony_ci <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH>, 20462306a36Sopenharmony_ci <GIC_SPI 717 IRQ_TYPE_LEVEL_HIGH>, 20562306a36Sopenharmony_ci <GIC_SPI 718 IRQ_TYPE_LEVEL_HIGH>, 20662306a36Sopenharmony_ci <GIC_SPI 719 IRQ_TYPE_LEVEL_HIGH>, 20762306a36Sopenharmony_ci <GIC_SPI 720 IRQ_TYPE_LEVEL_HIGH>, 20862306a36Sopenharmony_ci <GIC_SPI 721 IRQ_TYPE_LEVEL_HIGH>, 20962306a36Sopenharmony_ci <GIC_SPI 722 IRQ_TYPE_LEVEL_HIGH>, 21062306a36Sopenharmony_ci <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH>, 21162306a36Sopenharmony_ci <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH>, 21262306a36Sopenharmony_ci <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH>, 21362306a36Sopenharmony_ci <GIC_SPI 726 IRQ_TYPE_LEVEL_HIGH>, 21462306a36Sopenharmony_ci <GIC_SPI 727 IRQ_TYPE_LEVEL_HIGH>, 21562306a36Sopenharmony_ci <GIC_SPI 728 IRQ_TYPE_LEVEL_HIGH>, 21662306a36Sopenharmony_ci <GIC_SPI 729 IRQ_TYPE_LEVEL_HIGH>, 21762306a36Sopenharmony_ci <GIC_SPI 730 IRQ_TYPE_LEVEL_HIGH>, 21862306a36Sopenharmony_ci <GIC_SPI 731 IRQ_TYPE_LEVEL_HIGH>, 21962306a36Sopenharmony_ci <GIC_SPI 732 IRQ_TYPE_LEVEL_HIGH>, 22062306a36Sopenharmony_ci <GIC_SPI 733 IRQ_TYPE_LEVEL_HIGH>, 22162306a36Sopenharmony_ci <GIC_SPI 734 IRQ_TYPE_LEVEL_HIGH>, 22262306a36Sopenharmony_ci <GIC_SPI 735 IRQ_TYPE_LEVEL_HIGH>, 22362306a36Sopenharmony_ci <GIC_SPI 736 IRQ_TYPE_LEVEL_HIGH>, 22462306a36Sopenharmony_ci <GIC_SPI 737 IRQ_TYPE_LEVEL_HIGH>, 22562306a36Sopenharmony_ci <GIC_SPI 738 IRQ_TYPE_LEVEL_HIGH>, 22662306a36Sopenharmony_ci <GIC_SPI 739 IRQ_TYPE_LEVEL_HIGH>, 22762306a36Sopenharmony_ci <GIC_SPI 740 IRQ_TYPE_LEVEL_HIGH>, 22862306a36Sopenharmony_ci <GIC_SPI 741 IRQ_TYPE_LEVEL_HIGH>, 22962306a36Sopenharmony_ci <GIC_SPI 742 IRQ_TYPE_LEVEL_HIGH>, 23062306a36Sopenharmony_ci <GIC_SPI 743 IRQ_TYPE_LEVEL_HIGH>, 23162306a36Sopenharmony_ci <GIC_SPI 744 IRQ_TYPE_LEVEL_HIGH>, 23262306a36Sopenharmony_ci <GIC_SPI 745 IRQ_TYPE_LEVEL_HIGH>, 23362306a36Sopenharmony_ci <GIC_SPI 746 IRQ_TYPE_LEVEL_HIGH>, 23462306a36Sopenharmony_ci <GIC_SPI 747 IRQ_TYPE_LEVEL_HIGH>, 23562306a36Sopenharmony_ci <GIC_SPI 748 IRQ_TYPE_LEVEL_HIGH>, 23662306a36Sopenharmony_ci <GIC_SPI 749 IRQ_TYPE_LEVEL_HIGH>, 23762306a36Sopenharmony_ci <GIC_SPI 750 IRQ_TYPE_LEVEL_HIGH>, 23862306a36Sopenharmony_ci <GIC_SPI 751 IRQ_TYPE_LEVEL_HIGH>, 23962306a36Sopenharmony_ci <GIC_SPI 752 IRQ_TYPE_LEVEL_HIGH>, 24062306a36Sopenharmony_ci <GIC_SPI 753 IRQ_TYPE_LEVEL_HIGH>, 24162306a36Sopenharmony_ci <GIC_SPI 754 IRQ_TYPE_LEVEL_HIGH>, 24262306a36Sopenharmony_ci <GIC_SPI 755 IRQ_TYPE_LEVEL_HIGH>, 24362306a36Sopenharmony_ci <GIC_SPI 756 IRQ_TYPE_LEVEL_HIGH>, 24462306a36Sopenharmony_ci <GIC_SPI 757 IRQ_TYPE_LEVEL_HIGH>, 24562306a36Sopenharmony_ci <GIC_SPI 758 IRQ_TYPE_LEVEL_HIGH>, 24662306a36Sopenharmony_ci <GIC_SPI 759 IRQ_TYPE_LEVEL_HIGH>, 24762306a36Sopenharmony_ci <GIC_SPI 760 IRQ_TYPE_LEVEL_HIGH>, 24862306a36Sopenharmony_ci <GIC_SPI 761 IRQ_TYPE_LEVEL_HIGH>, 24962306a36Sopenharmony_ci <GIC_SPI 762 IRQ_TYPE_LEVEL_HIGH>, 25062306a36Sopenharmony_ci <GIC_SPI 763 IRQ_TYPE_LEVEL_HIGH>, 25162306a36Sopenharmony_ci <GIC_SPI 764 IRQ_TYPE_LEVEL_HIGH>, 25262306a36Sopenharmony_ci <GIC_SPI 765 IRQ_TYPE_LEVEL_HIGH>, 25362306a36Sopenharmony_ci <GIC_SPI 766 IRQ_TYPE_LEVEL_HIGH>, 25462306a36Sopenharmony_ci <GIC_SPI 767 IRQ_TYPE_LEVEL_HIGH>, 25562306a36Sopenharmony_ci <GIC_SPI 768 IRQ_TYPE_LEVEL_HIGH>, 25662306a36Sopenharmony_ci <GIC_SPI 769 IRQ_TYPE_LEVEL_HIGH>, 25762306a36Sopenharmony_ci <GIC_SPI 770 IRQ_TYPE_LEVEL_HIGH>, 25862306a36Sopenharmony_ci <GIC_SPI 771 IRQ_TYPE_LEVEL_HIGH>, 25962306a36Sopenharmony_ci <GIC_SPI 772 IRQ_TYPE_LEVEL_HIGH>, 26062306a36Sopenharmony_ci <GIC_SPI 773 IRQ_TYPE_LEVEL_HIGH>, 26162306a36Sopenharmony_ci <GIC_SPI 774 IRQ_TYPE_LEVEL_HIGH>; 26262306a36Sopenharmony_ci #iommu-cells = <2>; 26362306a36Sopenharmony_ci }; 26462306a36Sopenharmony_ci }; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci crmu: crmu { 26762306a36Sopenharmony_ci compatible = "simple-bus"; 26862306a36Sopenharmony_ci #address-cells = <1>; 26962306a36Sopenharmony_ci #size-cells = <1>; 27062306a36Sopenharmony_ci ranges = <0x0 0x0 0x66400000 0x100000>; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci #include "stingray-clock.dtsi" 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci otp: otp@1c400 { 27562306a36Sopenharmony_ci compatible = "brcm,ocotp-v2"; 27662306a36Sopenharmony_ci reg = <0x0001c400 0x68>; 27762306a36Sopenharmony_ci brcm,ocotp-size = <2048>; 27862306a36Sopenharmony_ci status = "okay"; 27962306a36Sopenharmony_ci }; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci cdru: syscon@1d000 { 28262306a36Sopenharmony_ci compatible = "brcm,sr-cdru", "syscon"; 28362306a36Sopenharmony_ci reg = <0x0001d000 0x400>; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci gpio_crmu: gpio@24800 { 28762306a36Sopenharmony_ci compatible = "brcm,iproc-gpio"; 28862306a36Sopenharmony_ci reg = <0x00024800 0x4c>; 28962306a36Sopenharmony_ci ngpios = <6>; 29062306a36Sopenharmony_ci #gpio-cells = <2>; 29162306a36Sopenharmony_ci gpio-controller; 29262306a36Sopenharmony_ci }; 29362306a36Sopenharmony_ci }; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci #include "stingray-fs4.dtsi" 29662306a36Sopenharmony_ci #include "stingray-pcie.dtsi" 29762306a36Sopenharmony_ci #include "stingray-usb.dtsi" 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci hsls { 30062306a36Sopenharmony_ci compatible = "simple-bus"; 30162306a36Sopenharmony_ci #address-cells = <1>; 30262306a36Sopenharmony_ci #size-cells = <1>; 30362306a36Sopenharmony_ci ranges = <0x0 0x0 0x68900000 0x17700000>; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci #include "stingray-pinctrl.dtsi" 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci mdio_mux_iproc: mdio-mux@20000 { 30862306a36Sopenharmony_ci compatible = "brcm,mdio-mux-iproc"; 30962306a36Sopenharmony_ci reg = <0x00020000 0x250>; 31062306a36Sopenharmony_ci #address-cells = <1>; 31162306a36Sopenharmony_ci #size-cells = <0>; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci mdio@0 { /* PCIe serdes */ 31462306a36Sopenharmony_ci reg = <0x0>; 31562306a36Sopenharmony_ci #address-cells = <1>; 31662306a36Sopenharmony_ci #size-cells = <0>; 31762306a36Sopenharmony_ci }; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci mdio@3 { /* USB */ 32062306a36Sopenharmony_ci reg = <0x3>; 32162306a36Sopenharmony_ci #address-cells = <1>; 32262306a36Sopenharmony_ci #size-cells = <0>; 32362306a36Sopenharmony_ci }; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci mdio@10 { /* RGMII */ 32662306a36Sopenharmony_ci reg = <0x10>; 32762306a36Sopenharmony_ci #address-cells = <1>; 32862306a36Sopenharmony_ci #size-cells = <0>; 32962306a36Sopenharmony_ci }; 33062306a36Sopenharmony_ci }; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci pwm: pwm@10000 { 33362306a36Sopenharmony_ci compatible = "brcm,iproc-pwm"; 33462306a36Sopenharmony_ci reg = <0x00010000 0x1000>; 33562306a36Sopenharmony_ci clocks = <&crmu_ref25m>; 33662306a36Sopenharmony_ci #pwm-cells = <3>; 33762306a36Sopenharmony_ci status = "disabled"; 33862306a36Sopenharmony_ci }; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci timer0: timer@30000 { 34162306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 34262306a36Sopenharmony_ci reg = <0x00030000 0x1000>; 34362306a36Sopenharmony_ci interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>; 34462306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 34562306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 34662306a36Sopenharmony_ci <&hsls_div4_clk>; 34762306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 34862306a36Sopenharmony_ci status = "disabled"; 34962306a36Sopenharmony_ci }; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci timer1: timer@40000 { 35262306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 35362306a36Sopenharmony_ci reg = <0x00040000 0x1000>; 35462306a36Sopenharmony_ci interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>; 35562306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 35662306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 35762306a36Sopenharmony_ci <&hsls_div4_clk>; 35862306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 35962306a36Sopenharmony_ci }; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci timer2: timer@50000 { 36262306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 36362306a36Sopenharmony_ci reg = <0x00050000 0x1000>; 36462306a36Sopenharmony_ci interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>; 36562306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 36662306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 36762306a36Sopenharmony_ci <&hsls_div4_clk>; 36862306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 36962306a36Sopenharmony_ci status = "disabled"; 37062306a36Sopenharmony_ci }; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci timer3: timer@60000 { 37362306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 37462306a36Sopenharmony_ci reg = <0x00060000 0x1000>; 37562306a36Sopenharmony_ci interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>; 37662306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 37762306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 37862306a36Sopenharmony_ci <&hsls_div4_clk>; 37962306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 38062306a36Sopenharmony_ci status = "disabled"; 38162306a36Sopenharmony_ci }; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci timer4: timer@70000 { 38462306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 38562306a36Sopenharmony_ci reg = <0x00070000 0x1000>; 38662306a36Sopenharmony_ci interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>; 38762306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 38862306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 38962306a36Sopenharmony_ci <&hsls_div4_clk>; 39062306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 39162306a36Sopenharmony_ci status = "disabled"; 39262306a36Sopenharmony_ci }; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci timer5: timer@80000 { 39562306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 39662306a36Sopenharmony_ci reg = <0x00080000 0x1000>; 39762306a36Sopenharmony_ci interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 39862306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 39962306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 40062306a36Sopenharmony_ci <&hsls_div4_clk>; 40162306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 40262306a36Sopenharmony_ci status = "disabled"; 40362306a36Sopenharmony_ci }; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci timer6: timer@90000 { 40662306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 40762306a36Sopenharmony_ci reg = <0x00090000 0x1000>; 40862306a36Sopenharmony_ci interrupts = <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 40962306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 41062306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 41162306a36Sopenharmony_ci <&hsls_div4_clk>; 41262306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 41362306a36Sopenharmony_ci status = "disabled"; 41462306a36Sopenharmony_ci }; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci timer7: timer@a0000 { 41762306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 41862306a36Sopenharmony_ci reg = <0x000a0000 0x1000>; 41962306a36Sopenharmony_ci interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>; 42062306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, 42162306a36Sopenharmony_ci <&hsls_25m_div2_clk>, 42262306a36Sopenharmony_ci <&hsls_div4_clk>; 42362306a36Sopenharmony_ci clock-names = "timer1", "timer2", "apb_pclk"; 42462306a36Sopenharmony_ci status = "disabled"; 42562306a36Sopenharmony_ci }; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci i2c0: i2c@b0000 { 42862306a36Sopenharmony_ci compatible = "brcm,iproc-i2c"; 42962306a36Sopenharmony_ci reg = <0x000b0000 0x100>; 43062306a36Sopenharmony_ci #address-cells = <1>; 43162306a36Sopenharmony_ci #size-cells = <0>; 43262306a36Sopenharmony_ci interrupts = <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>; 43362306a36Sopenharmony_ci clock-frequency = <100000>; 43462306a36Sopenharmony_ci status = "disabled"; 43562306a36Sopenharmony_ci }; 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci wdt0: watchdog@c0000 { 43862306a36Sopenharmony_ci compatible = "arm,sp805", "arm,primecell"; 43962306a36Sopenharmony_ci reg = <0x000c0000 0x1000>; 44062306a36Sopenharmony_ci interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 44162306a36Sopenharmony_ci clocks = <&hsls_25m_div2_clk>, <&hsls_div4_clk>; 44262306a36Sopenharmony_ci clock-names = "wdog_clk", "apb_pclk"; 44362306a36Sopenharmony_ci timeout-sec = <60>; 44462306a36Sopenharmony_ci }; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci gpio_hsls: gpio@d0000 { 44762306a36Sopenharmony_ci compatible = "brcm,iproc-gpio"; 44862306a36Sopenharmony_ci reg = <0x000d0000 0x864>; 44962306a36Sopenharmony_ci ngpios = <151>; 45062306a36Sopenharmony_ci #gpio-cells = <2>; 45162306a36Sopenharmony_ci gpio-controller; 45262306a36Sopenharmony_ci interrupt-controller; 45362306a36Sopenharmony_ci #interrupt-cells = <2>; 45462306a36Sopenharmony_ci interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>; 45562306a36Sopenharmony_ci gpio-ranges = <&pinmux 0 0 16>, 45662306a36Sopenharmony_ci <&pinmux 16 71 2>, 45762306a36Sopenharmony_ci <&pinmux 18 131 8>, 45862306a36Sopenharmony_ci <&pinmux 26 83 6>, 45962306a36Sopenharmony_ci <&pinmux 32 123 4>, 46062306a36Sopenharmony_ci <&pinmux 36 43 24>, 46162306a36Sopenharmony_ci <&pinmux 60 89 2>, 46262306a36Sopenharmony_ci <&pinmux 62 73 4>, 46362306a36Sopenharmony_ci <&pinmux 66 95 28>, 46462306a36Sopenharmony_ci <&pinmux 94 127 4>, 46562306a36Sopenharmony_ci <&pinmux 98 139 10>, 46662306a36Sopenharmony_ci <&pinmux 108 16 27>, 46762306a36Sopenharmony_ci <&pinmux 135 77 6>, 46862306a36Sopenharmony_ci <&pinmux 141 67 4>, 46962306a36Sopenharmony_ci <&pinmux 145 149 6>; 47062306a36Sopenharmony_ci }; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci i2c1: i2c@e0000 { 47362306a36Sopenharmony_ci compatible = "brcm,iproc-i2c"; 47462306a36Sopenharmony_ci reg = <0x000e0000 0x100>; 47562306a36Sopenharmony_ci #address-cells = <1>; 47662306a36Sopenharmony_ci #size-cells = <0>; 47762306a36Sopenharmony_ci interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>; 47862306a36Sopenharmony_ci clock-frequency = <100000>; 47962306a36Sopenharmony_ci status = "disabled"; 48062306a36Sopenharmony_ci }; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci uart0: serial@100000 { 48362306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 48462306a36Sopenharmony_ci reg = <0x00100000 0x1000>; 48562306a36Sopenharmony_ci reg-shift = <2>; 48662306a36Sopenharmony_ci clock-frequency = <25000000>; 48762306a36Sopenharmony_ci interrupt-parent = <&gic>; 48862306a36Sopenharmony_ci interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 48962306a36Sopenharmony_ci status = "disabled"; 49062306a36Sopenharmony_ci }; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci uart1: serial@110000 { 49362306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 49462306a36Sopenharmony_ci reg = <0x00110000 0x1000>; 49562306a36Sopenharmony_ci reg-shift = <2>; 49662306a36Sopenharmony_ci clock-frequency = <25000000>; 49762306a36Sopenharmony_ci interrupt-parent = <&gic>; 49862306a36Sopenharmony_ci interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 49962306a36Sopenharmony_ci status = "disabled"; 50062306a36Sopenharmony_ci }; 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci uart2: serial@120000 { 50362306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 50462306a36Sopenharmony_ci reg = <0x00120000 0x1000>; 50562306a36Sopenharmony_ci reg-shift = <2>; 50662306a36Sopenharmony_ci clock-frequency = <25000000>; 50762306a36Sopenharmony_ci interrupt-parent = <&gic>; 50862306a36Sopenharmony_ci interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 50962306a36Sopenharmony_ci status = "disabled"; 51062306a36Sopenharmony_ci }; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci uart3: serial@130000 { 51362306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 51462306a36Sopenharmony_ci reg = <0x00130000 0x1000>; 51562306a36Sopenharmony_ci reg-shift = <2>; 51662306a36Sopenharmony_ci clock-frequency = <25000000>; 51762306a36Sopenharmony_ci interrupt-parent = <&gic>; 51862306a36Sopenharmony_ci interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 51962306a36Sopenharmony_ci status = "disabled"; 52062306a36Sopenharmony_ci }; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci ssp0: spi@180000 { 52362306a36Sopenharmony_ci compatible = "arm,pl022", "arm,primecell"; 52462306a36Sopenharmony_ci reg = <0x00180000 0x1000>; 52562306a36Sopenharmony_ci interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 52662306a36Sopenharmony_ci clocks = <&hsls_div2_clk>, <&hsls_div2_clk>; 52762306a36Sopenharmony_ci clock-names = "sspclk", "apb_pclk"; 52862306a36Sopenharmony_ci num-cs = <1>; 52962306a36Sopenharmony_ci #address-cells = <1>; 53062306a36Sopenharmony_ci #size-cells = <0>; 53162306a36Sopenharmony_ci status = "disabled"; 53262306a36Sopenharmony_ci }; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci ssp1: spi@190000 { 53562306a36Sopenharmony_ci compatible = "arm,pl022", "arm,primecell"; 53662306a36Sopenharmony_ci reg = <0x00190000 0x1000>; 53762306a36Sopenharmony_ci interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 53862306a36Sopenharmony_ci clocks = <&hsls_div2_clk>, <&hsls_div2_clk>; 53962306a36Sopenharmony_ci clock-names = "sspclk", "apb_pclk"; 54062306a36Sopenharmony_ci num-cs = <1>; 54162306a36Sopenharmony_ci #address-cells = <1>; 54262306a36Sopenharmony_ci #size-cells = <0>; 54362306a36Sopenharmony_ci status = "disabled"; 54462306a36Sopenharmony_ci }; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci hwrng: hwrng@220000 { 54762306a36Sopenharmony_ci compatible = "brcm,iproc-rng200"; 54862306a36Sopenharmony_ci reg = <0x00220000 0x28>; 54962306a36Sopenharmony_ci }; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci dma0: dma-controller@310000 { 55262306a36Sopenharmony_ci compatible = "arm,pl330", "arm,primecell"; 55362306a36Sopenharmony_ci reg = <0x00310000 0x1000>; 55462306a36Sopenharmony_ci interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, 55562306a36Sopenharmony_ci <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, 55662306a36Sopenharmony_ci <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, 55762306a36Sopenharmony_ci <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 55862306a36Sopenharmony_ci <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 55962306a36Sopenharmony_ci <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 56062306a36Sopenharmony_ci <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 56162306a36Sopenharmony_ci <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 56262306a36Sopenharmony_ci <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 56362306a36Sopenharmony_ci #dma-cells = <1>; 56462306a36Sopenharmony_ci clocks = <&hsls_div2_clk>; 56562306a36Sopenharmony_ci clock-names = "apb_pclk"; 56662306a36Sopenharmony_ci iommus = <&smmu 0x6000 0x0000>; 56762306a36Sopenharmony_ci }; 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci enet: ethernet@340000 { 57062306a36Sopenharmony_ci compatible = "brcm,amac"; 57162306a36Sopenharmony_ci reg = <0x00340000 0x1000>; 57262306a36Sopenharmony_ci reg-names = "amac_base"; 57362306a36Sopenharmony_ci dma-coherent; 57462306a36Sopenharmony_ci interrupts = <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>; 57562306a36Sopenharmony_ci status = "disabled"; 57662306a36Sopenharmony_ci }; 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci nand: nand@360000 { 57962306a36Sopenharmony_ci compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1"; 58062306a36Sopenharmony_ci reg = <0x00360000 0x600>, 58162306a36Sopenharmony_ci <0x0050a408 0x600>, 58262306a36Sopenharmony_ci <0x00360f00 0x20>; 58362306a36Sopenharmony_ci reg-names = "nand", "iproc-idm", "iproc-ext"; 58462306a36Sopenharmony_ci interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 58562306a36Sopenharmony_ci #address-cells = <1>; 58662306a36Sopenharmony_ci #size-cells = <0>; 58762306a36Sopenharmony_ci brcm,nand-has-wp; 58862306a36Sopenharmony_ci status = "disabled"; 58962306a36Sopenharmony_ci }; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci sdio0: sdhci@3f1000 { 59262306a36Sopenharmony_ci compatible = "brcm,sdhci-iproc"; 59362306a36Sopenharmony_ci reg = <0x003f1000 0x100>; 59462306a36Sopenharmony_ci interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 59562306a36Sopenharmony_ci bus-width = <8>; 59662306a36Sopenharmony_ci clocks = <&sdio0_clk>; 59762306a36Sopenharmony_ci iommus = <&smmu 0x6002 0x0000>; 59862306a36Sopenharmony_ci status = "disabled"; 59962306a36Sopenharmony_ci }; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci sdio1: sdhci@3f2000 { 60262306a36Sopenharmony_ci compatible = "brcm,sdhci-iproc"; 60362306a36Sopenharmony_ci reg = <0x003f2000 0x100>; 60462306a36Sopenharmony_ci interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 60562306a36Sopenharmony_ci bus-width = <8>; 60662306a36Sopenharmony_ci clocks = <&sdio1_clk>; 60762306a36Sopenharmony_ci iommus = <&smmu 0x6003 0x0000>; 60862306a36Sopenharmony_ci status = "disabled"; 60962306a36Sopenharmony_ci }; 61062306a36Sopenharmony_ci }; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci tmons { 61362306a36Sopenharmony_ci compatible = "simple-bus"; 61462306a36Sopenharmony_ci #address-cells = <1>; 61562306a36Sopenharmony_ci #size-cells = <1>; 61662306a36Sopenharmony_ci ranges = <0x0 0x0 0x8f100000 0x100>; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci tmon: tmon@0 { 61962306a36Sopenharmony_ci compatible = "brcm,sr-thermal"; 62062306a36Sopenharmony_ci reg = <0x0 0x40>; 62162306a36Sopenharmony_ci brcm,tmon-mask = <0x3f>; 62262306a36Sopenharmony_ci #thermal-sensor-cells = <1>; 62362306a36Sopenharmony_ci }; 62462306a36Sopenharmony_ci }; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci thermal-zones { 62762306a36Sopenharmony_ci ihost0_thermal: ihost0-thermal { 62862306a36Sopenharmony_ci polling-delay-passive = <0>; 62962306a36Sopenharmony_ci polling-delay = <1000>; 63062306a36Sopenharmony_ci thermal-sensors = <&tmon 0>; 63162306a36Sopenharmony_ci trips { 63262306a36Sopenharmony_ci cpu-crit { 63362306a36Sopenharmony_ci temperature = <105000>; 63462306a36Sopenharmony_ci hysteresis = <0>; 63562306a36Sopenharmony_ci type = "critical"; 63662306a36Sopenharmony_ci }; 63762306a36Sopenharmony_ci }; 63862306a36Sopenharmony_ci }; 63962306a36Sopenharmony_ci ihost1_thermal: ihost1-thermal { 64062306a36Sopenharmony_ci polling-delay-passive = <0>; 64162306a36Sopenharmony_ci polling-delay = <1000>; 64262306a36Sopenharmony_ci thermal-sensors = <&tmon 1>; 64362306a36Sopenharmony_ci trips { 64462306a36Sopenharmony_ci cpu-crit { 64562306a36Sopenharmony_ci temperature = <105000>; 64662306a36Sopenharmony_ci hysteresis = <0>; 64762306a36Sopenharmony_ci type = "critical"; 64862306a36Sopenharmony_ci }; 64962306a36Sopenharmony_ci }; 65062306a36Sopenharmony_ci }; 65162306a36Sopenharmony_ci ihost2_thermal: ihost2-thermal { 65262306a36Sopenharmony_ci polling-delay-passive = <0>; 65362306a36Sopenharmony_ci polling-delay = <1000>; 65462306a36Sopenharmony_ci thermal-sensors = <&tmon 2>; 65562306a36Sopenharmony_ci trips { 65662306a36Sopenharmony_ci cpu-crit { 65762306a36Sopenharmony_ci temperature = <105000>; 65862306a36Sopenharmony_ci hysteresis = <0>; 65962306a36Sopenharmony_ci type = "critical"; 66062306a36Sopenharmony_ci }; 66162306a36Sopenharmony_ci }; 66262306a36Sopenharmony_ci }; 66362306a36Sopenharmony_ci ihost3_thermal: ihost3-thermal { 66462306a36Sopenharmony_ci polling-delay-passive = <0>; 66562306a36Sopenharmony_ci polling-delay = <1000>; 66662306a36Sopenharmony_ci thermal-sensors = <&tmon 3>; 66762306a36Sopenharmony_ci trips { 66862306a36Sopenharmony_ci cpu-crit { 66962306a36Sopenharmony_ci temperature = <105000>; 67062306a36Sopenharmony_ci hysteresis = <0>; 67162306a36Sopenharmony_ci type = "critical"; 67262306a36Sopenharmony_ci }; 67362306a36Sopenharmony_ci }; 67462306a36Sopenharmony_ci }; 67562306a36Sopenharmony_ci crmu_thermal: crmu-thermal { 67662306a36Sopenharmony_ci polling-delay-passive = <0>; 67762306a36Sopenharmony_ci polling-delay = <1000>; 67862306a36Sopenharmony_ci thermal-sensors = <&tmon 4>; 67962306a36Sopenharmony_ci trips { 68062306a36Sopenharmony_ci cpu-crit { 68162306a36Sopenharmony_ci temperature = <105000>; 68262306a36Sopenharmony_ci hysteresis = <0>; 68362306a36Sopenharmony_ci type = "critical"; 68462306a36Sopenharmony_ci }; 68562306a36Sopenharmony_ci }; 68662306a36Sopenharmony_ci }; 68762306a36Sopenharmony_ci nitro_thermal: nitro-thermal { 68862306a36Sopenharmony_ci polling-delay-passive = <0>; 68962306a36Sopenharmony_ci polling-delay = <1000>; 69062306a36Sopenharmony_ci thermal-sensors = <&tmon 5>; 69162306a36Sopenharmony_ci trips { 69262306a36Sopenharmony_ci cpu-crit { 69362306a36Sopenharmony_ci temperature = <105000>; 69462306a36Sopenharmony_ci hysteresis = <0>; 69562306a36Sopenharmony_ci type = "critical"; 69662306a36Sopenharmony_ci }; 69762306a36Sopenharmony_ci }; 69862306a36Sopenharmony_ci }; 69962306a36Sopenharmony_ci }; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci nic-hsls { 70262306a36Sopenharmony_ci compatible = "simple-bus"; 70362306a36Sopenharmony_ci #address-cells = <1>; 70462306a36Sopenharmony_ci #size-cells = <1>; 70562306a36Sopenharmony_ci ranges = <0x0 0x0 0x0 0x7fffffff>; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci nic_i2c0: i2c@60826100 { 70862306a36Sopenharmony_ci compatible = "brcm,iproc-nic-i2c"; 70962306a36Sopenharmony_ci #address-cells = <1>; 71062306a36Sopenharmony_ci #size-cells = <0>; 71162306a36Sopenharmony_ci reg = <0x60826100 0x100>, 71262306a36Sopenharmony_ci <0x60e00408 0x1000>; 71362306a36Sopenharmony_ci brcm,ape-hsls-addr-mask = <0x03400000>; 71462306a36Sopenharmony_ci clock-frequency = <100000>; 71562306a36Sopenharmony_ci status = "disabled"; 71662306a36Sopenharmony_ci }; 71762306a36Sopenharmony_ci }; 71862306a36Sopenharmony_ci}; 719