162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2022 Broadcom Ltd.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/ {
1062306a36Sopenharmony_ci	compatible = "brcm,bcm63158", "brcm,bcmbca";
1162306a36Sopenharmony_ci	#address-cells = <2>;
1262306a36Sopenharmony_ci	#size-cells = <2>;
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci	cpus {
1762306a36Sopenharmony_ci		#address-cells = <2>;
1862306a36Sopenharmony_ci		#size-cells = <0>;
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci		B53_0: cpu@0 {
2162306a36Sopenharmony_ci			compatible = "brcm,brahma-b53";
2262306a36Sopenharmony_ci			device_type = "cpu";
2362306a36Sopenharmony_ci			reg = <0x0 0x0>;
2462306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
2562306a36Sopenharmony_ci			enable-method = "psci";
2662306a36Sopenharmony_ci		};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci		B53_1: cpu@1 {
2962306a36Sopenharmony_ci			compatible = "brcm,brahma-b53";
3062306a36Sopenharmony_ci			device_type = "cpu";
3162306a36Sopenharmony_ci			reg = <0x0 0x1>;
3262306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
3362306a36Sopenharmony_ci			enable-method = "psci";
3462306a36Sopenharmony_ci		};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci		B53_2: cpu@2 {
3762306a36Sopenharmony_ci			compatible = "brcm,brahma-b53";
3862306a36Sopenharmony_ci			device_type = "cpu";
3962306a36Sopenharmony_ci			reg = <0x0 0x2>;
4062306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
4162306a36Sopenharmony_ci			enable-method = "psci";
4262306a36Sopenharmony_ci		};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci		B53_3: cpu@3 {
4562306a36Sopenharmony_ci			compatible = "brcm,brahma-b53";
4662306a36Sopenharmony_ci			device_type = "cpu";
4762306a36Sopenharmony_ci			reg = <0x0 0x3>;
4862306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
4962306a36Sopenharmony_ci			enable-method = "psci";
5062306a36Sopenharmony_ci		};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci		L2_0: l2-cache0 {
5362306a36Sopenharmony_ci			compatible = "cache";
5462306a36Sopenharmony_ci			cache-level = <2>;
5562306a36Sopenharmony_ci			cache-unified;
5662306a36Sopenharmony_ci		};
5762306a36Sopenharmony_ci	};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	timer {
6062306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
6162306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
6262306a36Sopenharmony_ci			<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
6362306a36Sopenharmony_ci			<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
6462306a36Sopenharmony_ci			<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
6562306a36Sopenharmony_ci	};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci	pmu: pmu {
6862306a36Sopenharmony_ci		compatible = "arm,cortex-a53-pmu";
6962306a36Sopenharmony_ci		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
7062306a36Sopenharmony_ci			<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
7162306a36Sopenharmony_ci			<GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
7262306a36Sopenharmony_ci			<GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
7362306a36Sopenharmony_ci		interrupt-affinity = <&B53_0>, <&B53_1>,
7462306a36Sopenharmony_ci			<&B53_2>, <&B53_3>;
7562306a36Sopenharmony_ci	};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	clocks: clocks {
7862306a36Sopenharmony_ci		periph_clk: periph-clk {
7962306a36Sopenharmony_ci			compatible = "fixed-clock";
8062306a36Sopenharmony_ci			#clock-cells = <0>;
8162306a36Sopenharmony_ci			clock-frequency = <200000000>;
8262306a36Sopenharmony_ci		};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci		uart_clk: uart-clk {
8562306a36Sopenharmony_ci			compatible = "fixed-factor-clock";
8662306a36Sopenharmony_ci			#clock-cells = <0>;
8762306a36Sopenharmony_ci			clocks = <&periph_clk>;
8862306a36Sopenharmony_ci			clock-div = <4>;
8962306a36Sopenharmony_ci			clock-mult = <1>;
9062306a36Sopenharmony_ci		};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci		hsspi_pll: hsspi-pll {
9362306a36Sopenharmony_ci			compatible = "fixed-clock";
9462306a36Sopenharmony_ci			#clock-cells = <0>;
9562306a36Sopenharmony_ci			clock-frequency = <400000000>;
9662306a36Sopenharmony_ci		};
9762306a36Sopenharmony_ci	};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	psci {
10062306a36Sopenharmony_ci		compatible = "arm,psci-0.2";
10162306a36Sopenharmony_ci		method = "smc";
10262306a36Sopenharmony_ci	};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	axi@81000000 {
10562306a36Sopenharmony_ci		compatible = "simple-bus";
10662306a36Sopenharmony_ci		#address-cells = <1>;
10762306a36Sopenharmony_ci		#size-cells = <1>;
10862306a36Sopenharmony_ci		ranges = <0x0 0x0 0x81000000 0x8000>;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci		gic: interrupt-controller@1000 {
11162306a36Sopenharmony_ci			compatible = "arm,gic-400";
11262306a36Sopenharmony_ci			#interrupt-cells = <3>;
11362306a36Sopenharmony_ci			interrupt-controller;
11462306a36Sopenharmony_ci			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
11562306a36Sopenharmony_ci			reg = <0x1000 0x1000>,
11662306a36Sopenharmony_ci				<0x2000 0x2000>,
11762306a36Sopenharmony_ci				<0x4000 0x2000>,
11862306a36Sopenharmony_ci				<0x6000 0x2000>;
11962306a36Sopenharmony_ci		};
12062306a36Sopenharmony_ci	};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	bus@ff800000 {
12362306a36Sopenharmony_ci		compatible = "simple-bus";
12462306a36Sopenharmony_ci		#address-cells = <1>;
12562306a36Sopenharmony_ci		#size-cells = <1>;
12662306a36Sopenharmony_ci		ranges = <0x0 0x0 0xff800000 0x800000>;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci		hsspi: spi@1000 {
12962306a36Sopenharmony_ci			#address-cells = <1>;
13062306a36Sopenharmony_ci			#size-cells = <0>;
13162306a36Sopenharmony_ci			compatible = "brcm,bcm63158-hsspi", "brcm,bcmbca-hsspi-v1.0";
13262306a36Sopenharmony_ci			reg = <0x1000 0x600>;
13362306a36Sopenharmony_ci			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
13462306a36Sopenharmony_ci			clocks = <&hsspi_pll &hsspi_pll>;
13562306a36Sopenharmony_ci			clock-names = "hsspi", "pll";
13662306a36Sopenharmony_ci			num-cs = <8>;
13762306a36Sopenharmony_ci			status = "disabled";
13862306a36Sopenharmony_ci		};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci		uart0: serial@12000 {
14162306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
14262306a36Sopenharmony_ci			reg = <0x12000 0x1000>;
14362306a36Sopenharmony_ci			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
14462306a36Sopenharmony_ci			clocks = <&uart_clk>, <&uart_clk>;
14562306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
14662306a36Sopenharmony_ci			status = "disabled";
14762306a36Sopenharmony_ci		};
14862306a36Sopenharmony_ci	};
14962306a36Sopenharmony_ci};
150