162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ARM Ltd. Versatile Express 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * LogicTile Express 20MG 662306a36Sopenharmony_ci * V2F-1XV7 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Cortex-A53 (2 cores) Soft Macrocell Model 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * HBI-0247C 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/dts-v1/; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1662306a36Sopenharmony_ci#include "arm/arm/vexpress-v2m-rs1.dtsi" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/ { 1962306a36Sopenharmony_ci model = "V2F-1XV7 Cortex-A53x2 SMM"; 2062306a36Sopenharmony_ci arm,hbi = <0x247>; 2162306a36Sopenharmony_ci arm,vexpress,site = <0xf>; 2262306a36Sopenharmony_ci compatible = "arm,vexpress,v2f-1xv7,ca53x2", "arm,vexpress,v2f-1xv7", "arm,vexpress"; 2362306a36Sopenharmony_ci interrupt-parent = <&gic>; 2462306a36Sopenharmony_ci #address-cells = <2>; 2562306a36Sopenharmony_ci #size-cells = <2>; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci chosen { 2862306a36Sopenharmony_ci stdout-path = "serial0:38400n8"; 2962306a36Sopenharmony_ci }; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci aliases { 3262306a36Sopenharmony_ci serial0 = &v2m_serial0; 3362306a36Sopenharmony_ci serial1 = &v2m_serial1; 3462306a36Sopenharmony_ci serial2 = &v2m_serial2; 3562306a36Sopenharmony_ci serial3 = &v2m_serial3; 3662306a36Sopenharmony_ci i2c0 = &v2m_i2c_dvi; 3762306a36Sopenharmony_ci i2c1 = &v2m_i2c_pcie; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci cpus { 4162306a36Sopenharmony_ci #address-cells = <2>; 4262306a36Sopenharmony_ci #size-cells = <0>; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci cpu@0 { 4562306a36Sopenharmony_ci device_type = "cpu"; 4662306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4762306a36Sopenharmony_ci reg = <0 0>; 4862306a36Sopenharmony_ci next-level-cache = <&L2_0>; 4962306a36Sopenharmony_ci }; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci cpu@1 { 5262306a36Sopenharmony_ci device_type = "cpu"; 5362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 5462306a36Sopenharmony_ci reg = <0 1>; 5562306a36Sopenharmony_ci next-level-cache = <&L2_0>; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci L2_0: l2-cache0 { 5962306a36Sopenharmony_ci compatible = "cache"; 6062306a36Sopenharmony_ci cache-level = <2>; 6162306a36Sopenharmony_ci cache-unified; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci memory@80000000 { 6662306a36Sopenharmony_ci device_type = "memory"; 6762306a36Sopenharmony_ci reg = <0 0x80000000 0 0x80000000>; /* 2GB @ 2GB */ 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci reserved-memory { 7162306a36Sopenharmony_ci #address-cells = <2>; 7262306a36Sopenharmony_ci #size-cells = <2>; 7362306a36Sopenharmony_ci ranges; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci /* Chipselect 2 is physically at 0x18000000 */ 7662306a36Sopenharmony_ci vram: vram@18000000 { 7762306a36Sopenharmony_ci /* 8 MB of designated video RAM */ 7862306a36Sopenharmony_ci compatible = "shared-dma-pool"; 7962306a36Sopenharmony_ci reg = <0 0x18000000 0 0x00800000>; 8062306a36Sopenharmony_ci no-map; 8162306a36Sopenharmony_ci }; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci gic: interrupt-controller@2c001000 { 8562306a36Sopenharmony_ci compatible = "arm,gic-400"; 8662306a36Sopenharmony_ci #interrupt-cells = <3>; 8762306a36Sopenharmony_ci #address-cells = <0>; 8862306a36Sopenharmony_ci interrupt-controller; 8962306a36Sopenharmony_ci reg = <0 0x2c001000 0 0x1000>, 9062306a36Sopenharmony_ci <0 0x2c002000 0 0x2000>, 9162306a36Sopenharmony_ci <0 0x2c004000 0 0x2000>, 9262306a36Sopenharmony_ci <0 0x2c006000 0 0x2000>; 9362306a36Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 9462306a36Sopenharmony_ci }; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci timer { 9762306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 9862306a36Sopenharmony_ci interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 9962306a36Sopenharmony_ci <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 10062306a36Sopenharmony_ci <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 10162306a36Sopenharmony_ci <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 10262306a36Sopenharmony_ci }; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci pmu { 10562306a36Sopenharmony_ci compatible = "arm,armv8-pmuv3"; 10662306a36Sopenharmony_ci interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 10762306a36Sopenharmony_ci <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci dcc { 11162306a36Sopenharmony_ci compatible = "arm,vexpress,config-bus"; 11262306a36Sopenharmony_ci arm,vexpress,config-bridge = <&v2m_sysreg>; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci smbclk: smclk { 11562306a36Sopenharmony_ci /* SMC clock */ 11662306a36Sopenharmony_ci compatible = "arm,vexpress-osc"; 11762306a36Sopenharmony_ci arm,vexpress-sysreg,func = <1 4>; 11862306a36Sopenharmony_ci freq-range = <40000000 40000000>; 11962306a36Sopenharmony_ci #clock-cells = <0>; 12062306a36Sopenharmony_ci clock-output-names = "smclk"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci volt-vio { 12462306a36Sopenharmony_ci /* VIO to expansion board above */ 12562306a36Sopenharmony_ci compatible = "arm,vexpress-volt"; 12662306a36Sopenharmony_ci arm,vexpress-sysreg,func = <2 0>; 12762306a36Sopenharmony_ci regulator-name = "VIO_UP"; 12862306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 12962306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 13062306a36Sopenharmony_ci regulator-always-on; 13162306a36Sopenharmony_ci }; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci volt-12v { 13462306a36Sopenharmony_ci /* 12V from power connector J6 */ 13562306a36Sopenharmony_ci compatible = "arm,vexpress-volt"; 13662306a36Sopenharmony_ci arm,vexpress-sysreg,func = <2 1>; 13762306a36Sopenharmony_ci regulator-name = "12"; 13862306a36Sopenharmony_ci regulator-always-on; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci temp-fpga { 14262306a36Sopenharmony_ci /* FPGA temperature */ 14362306a36Sopenharmony_ci compatible = "arm,vexpress-temp"; 14462306a36Sopenharmony_ci arm,vexpress-sysreg,func = <4 0>; 14562306a36Sopenharmony_ci label = "FPGA"; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci smb: bus@8000000 { 15062306a36Sopenharmony_ci ranges = <0x8000000 0 0x8000000 0x18000000>; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci}; 153