162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * ARM Ltd.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * ARMv8 Foundation model DTS
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/dts-v1/;
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/memreserve/ 0x80000000 0x00010000;
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/ {
1562306a36Sopenharmony_ci	model = "Foundation-v8A";
1662306a36Sopenharmony_ci	compatible = "arm,foundation-aarch64", "arm,vexpress";
1762306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1862306a36Sopenharmony_ci	#address-cells = <2>;
1962306a36Sopenharmony_ci	#size-cells = <2>;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	chosen { };
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	aliases {
2462306a36Sopenharmony_ci		serial0 = &v2m_serial0;
2562306a36Sopenharmony_ci		serial1 = &v2m_serial1;
2662306a36Sopenharmony_ci		serial2 = &v2m_serial2;
2762306a36Sopenharmony_ci		serial3 = &v2m_serial3;
2862306a36Sopenharmony_ci	};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci	cpus {
3162306a36Sopenharmony_ci		#address-cells = <2>;
3262306a36Sopenharmony_ci		#size-cells = <0>;
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci		cpu0: cpu@0 {
3562306a36Sopenharmony_ci			device_type = "cpu";
3662306a36Sopenharmony_ci			compatible = "arm,armv8";
3762306a36Sopenharmony_ci			reg = <0x0 0x0>;
3862306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
3962306a36Sopenharmony_ci		};
4062306a36Sopenharmony_ci		cpu1: cpu@1 {
4162306a36Sopenharmony_ci			device_type = "cpu";
4262306a36Sopenharmony_ci			compatible = "arm,armv8";
4362306a36Sopenharmony_ci			reg = <0x0 0x1>;
4462306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
4562306a36Sopenharmony_ci		};
4662306a36Sopenharmony_ci		cpu2: cpu@2 {
4762306a36Sopenharmony_ci			device_type = "cpu";
4862306a36Sopenharmony_ci			compatible = "arm,armv8";
4962306a36Sopenharmony_ci			reg = <0x0 0x2>;
5062306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
5162306a36Sopenharmony_ci		};
5262306a36Sopenharmony_ci		cpu3: cpu@3 {
5362306a36Sopenharmony_ci			device_type = "cpu";
5462306a36Sopenharmony_ci			compatible = "arm,armv8";
5562306a36Sopenharmony_ci			reg = <0x0 0x3>;
5662306a36Sopenharmony_ci			next-level-cache = <&L2_0>;
5762306a36Sopenharmony_ci		};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci		L2_0: l2-cache0 {
6062306a36Sopenharmony_ci			compatible = "cache";
6162306a36Sopenharmony_ci			cache-level = <2>;
6262306a36Sopenharmony_ci			cache-unified;
6362306a36Sopenharmony_ci		};
6462306a36Sopenharmony_ci	};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	memory@80000000 {
6762306a36Sopenharmony_ci		device_type = "memory";
6862306a36Sopenharmony_ci		reg = <0x00000000 0x80000000 0 0x80000000>,
6962306a36Sopenharmony_ci		      <0x00000008 0x80000000 0 0x80000000>;
7062306a36Sopenharmony_ci	};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	timer {
7362306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
7462306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7562306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7662306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7762306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
7862306a36Sopenharmony_ci		clock-frequency = <100000000>;
7962306a36Sopenharmony_ci	};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	pmu {
8262306a36Sopenharmony_ci		compatible = "arm,armv8-pmuv3";
8362306a36Sopenharmony_ci		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
8462306a36Sopenharmony_ci			     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
8562306a36Sopenharmony_ci			     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
8662306a36Sopenharmony_ci			     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
8762306a36Sopenharmony_ci	};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	spe-pmu {
9062306a36Sopenharmony_ci		compatible = "arm,statistical-profiling-extension-v1";
9162306a36Sopenharmony_ci		interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
9262306a36Sopenharmony_ci	};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	watchdog@2a440000 {
9562306a36Sopenharmony_ci		compatible = "arm,sbsa-gwdt";
9662306a36Sopenharmony_ci		reg = <0x0 0x2a440000 0 0x1000>,
9762306a36Sopenharmony_ci			<0x0 0x2a450000 0 0x1000>;
9862306a36Sopenharmony_ci		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
9962306a36Sopenharmony_ci		timeout-sec = <30>;
10062306a36Sopenharmony_ci	};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	v2m_clk24mhz: clk24mhz {
10362306a36Sopenharmony_ci		compatible = "fixed-clock";
10462306a36Sopenharmony_ci		#clock-cells = <0>;
10562306a36Sopenharmony_ci		clock-frequency = <24000000>;
10662306a36Sopenharmony_ci		clock-output-names = "v2m:clk24mhz";
10762306a36Sopenharmony_ci	};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	v2m_refclk1mhz: refclk1mhz {
11062306a36Sopenharmony_ci		compatible = "fixed-clock";
11162306a36Sopenharmony_ci		#clock-cells = <0>;
11262306a36Sopenharmony_ci		clock-frequency = <1000000>;
11362306a36Sopenharmony_ci		clock-output-names = "v2m:refclk1mhz";
11462306a36Sopenharmony_ci	};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	v2m_refclk32khz: refclk32khz {
11762306a36Sopenharmony_ci		compatible = "fixed-clock";
11862306a36Sopenharmony_ci		#clock-cells = <0>;
11962306a36Sopenharmony_ci		clock-frequency = <32768>;
12062306a36Sopenharmony_ci		clock-output-names = "v2m:refclk32khz";
12162306a36Sopenharmony_ci	};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	bus@8000000 {
12462306a36Sopenharmony_ci		compatible = "arm,vexpress,v2m-p1", "simple-bus";
12562306a36Sopenharmony_ci		#address-cells = <2>; /* SMB chipselect number and offset */
12662306a36Sopenharmony_ci		#size-cells = <1>;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci		ranges = <0 0 0 0x08000000 0x04000000>,
12962306a36Sopenharmony_ci			 <1 0 0 0x14000000 0x04000000>,
13062306a36Sopenharmony_ci			 <2 0 0 0x18000000 0x04000000>,
13162306a36Sopenharmony_ci			 <3 0 0 0x1c000000 0x04000000>,
13262306a36Sopenharmony_ci			 <4 0 0 0x0c000000 0x04000000>,
13362306a36Sopenharmony_ci			 <5 0 0 0x10000000 0x04000000>;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci		#interrupt-cells = <1>;
13662306a36Sopenharmony_ci		interrupt-map-mask = <0 0 63>;
13762306a36Sopenharmony_ci		interrupt-map = <0 0  0 &gic 0 GIC_SPI  0 IRQ_TYPE_LEVEL_HIGH>,
13862306a36Sopenharmony_ci				<0 0  1 &gic 0 GIC_SPI  1 IRQ_TYPE_LEVEL_HIGH>,
13962306a36Sopenharmony_ci				<0 0  2 &gic 0 GIC_SPI  2 IRQ_TYPE_LEVEL_HIGH>,
14062306a36Sopenharmony_ci				<0 0  3 &gic 0 GIC_SPI  3 IRQ_TYPE_LEVEL_HIGH>,
14162306a36Sopenharmony_ci				<0 0  4 &gic 0 GIC_SPI  4 IRQ_TYPE_LEVEL_HIGH>,
14262306a36Sopenharmony_ci				<0 0  5 &gic 0 GIC_SPI  5 IRQ_TYPE_LEVEL_HIGH>,
14362306a36Sopenharmony_ci				<0 0  6 &gic 0 GIC_SPI  6 IRQ_TYPE_LEVEL_HIGH>,
14462306a36Sopenharmony_ci				<0 0  7 &gic 0 GIC_SPI  7 IRQ_TYPE_LEVEL_HIGH>,
14562306a36Sopenharmony_ci				<0 0  8 &gic 0 GIC_SPI  8 IRQ_TYPE_LEVEL_HIGH>,
14662306a36Sopenharmony_ci				<0 0  9 &gic 0 GIC_SPI  9 IRQ_TYPE_LEVEL_HIGH>,
14762306a36Sopenharmony_ci				<0 0 10 &gic 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
14862306a36Sopenharmony_ci				<0 0 11 &gic 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
14962306a36Sopenharmony_ci				<0 0 12 &gic 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
15062306a36Sopenharmony_ci				<0 0 13 &gic 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
15162306a36Sopenharmony_ci				<0 0 14 &gic 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
15262306a36Sopenharmony_ci				<0 0 15 &gic 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
15362306a36Sopenharmony_ci				<0 0 16 &gic 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
15462306a36Sopenharmony_ci				<0 0 17 &gic 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
15562306a36Sopenharmony_ci				<0 0 18 &gic 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
15662306a36Sopenharmony_ci				<0 0 19 &gic 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
15762306a36Sopenharmony_ci				<0 0 20 &gic 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
15862306a36Sopenharmony_ci				<0 0 21 &gic 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
15962306a36Sopenharmony_ci				<0 0 22 &gic 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
16062306a36Sopenharmony_ci				<0 0 23 &gic 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
16162306a36Sopenharmony_ci				<0 0 24 &gic 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
16262306a36Sopenharmony_ci				<0 0 25 &gic 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
16362306a36Sopenharmony_ci				<0 0 26 &gic 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
16462306a36Sopenharmony_ci				<0 0 27 &gic 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
16562306a36Sopenharmony_ci				<0 0 28 &gic 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
16662306a36Sopenharmony_ci				<0 0 29 &gic 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
16762306a36Sopenharmony_ci				<0 0 30 &gic 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
16862306a36Sopenharmony_ci				<0 0 31 &gic 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
16962306a36Sopenharmony_ci				<0 0 32 &gic 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
17062306a36Sopenharmony_ci				<0 0 33 &gic 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
17162306a36Sopenharmony_ci				<0 0 34 &gic 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
17262306a36Sopenharmony_ci				<0 0 35 &gic 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
17362306a36Sopenharmony_ci				<0 0 36 &gic 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
17462306a36Sopenharmony_ci				<0 0 37 &gic 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
17562306a36Sopenharmony_ci				<0 0 38 &gic 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
17662306a36Sopenharmony_ci				<0 0 39 &gic 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
17762306a36Sopenharmony_ci				<0 0 40 &gic 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
17862306a36Sopenharmony_ci				<0 0 41 &gic 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
17962306a36Sopenharmony_ci				<0 0 42 &gic 0 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci		ethernet@202000000 {
18262306a36Sopenharmony_ci			compatible = "smsc,lan91c111";
18362306a36Sopenharmony_ci			reg = <2 0x02000000 0x10000>;
18462306a36Sopenharmony_ci			interrupts = <15>;
18562306a36Sopenharmony_ci		};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci		iofpga-bus@300000000 {
18862306a36Sopenharmony_ci			compatible = "simple-bus";
18962306a36Sopenharmony_ci			#address-cells = <1>;
19062306a36Sopenharmony_ci			#size-cells = <1>;
19162306a36Sopenharmony_ci			ranges = <0 3 0 0x200000>;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci			v2m_sysreg: sysreg@10000 {
19462306a36Sopenharmony_ci				compatible = "arm,vexpress-sysreg";
19562306a36Sopenharmony_ci				reg = <0x010000 0x1000>;
19662306a36Sopenharmony_ci			};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci			v2m_serial0: serial@90000 {
19962306a36Sopenharmony_ci				compatible = "arm,pl011", "arm,primecell";
20062306a36Sopenharmony_ci				reg = <0x090000 0x1000>;
20162306a36Sopenharmony_ci				interrupts = <5>;
20262306a36Sopenharmony_ci				clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
20362306a36Sopenharmony_ci				clock-names = "uartclk", "apb_pclk";
20462306a36Sopenharmony_ci			};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci			v2m_serial1: serial@a0000 {
20762306a36Sopenharmony_ci				compatible = "arm,pl011", "arm,primecell";
20862306a36Sopenharmony_ci				reg = <0x0a0000 0x1000>;
20962306a36Sopenharmony_ci				interrupts = <6>;
21062306a36Sopenharmony_ci				clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
21162306a36Sopenharmony_ci				clock-names = "uartclk", "apb_pclk";
21262306a36Sopenharmony_ci			};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci			v2m_serial2: serial@b0000 {
21562306a36Sopenharmony_ci				compatible = "arm,pl011", "arm,primecell";
21662306a36Sopenharmony_ci				reg = <0x0b0000 0x1000>;
21762306a36Sopenharmony_ci				interrupts = <7>;
21862306a36Sopenharmony_ci				clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
21962306a36Sopenharmony_ci				clock-names = "uartclk", "apb_pclk";
22062306a36Sopenharmony_ci			};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci			v2m_serial3: serial@c0000 {
22362306a36Sopenharmony_ci				compatible = "arm,pl011", "arm,primecell";
22462306a36Sopenharmony_ci				reg = <0x0c0000 0x1000>;
22562306a36Sopenharmony_ci				interrupts = <8>;
22662306a36Sopenharmony_ci				clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
22762306a36Sopenharmony_ci				clock-names = "uartclk", "apb_pclk";
22862306a36Sopenharmony_ci			};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci			virtio@130000 {
23162306a36Sopenharmony_ci				compatible = "virtio,mmio";
23262306a36Sopenharmony_ci				reg = <0x130000 0x200>;
23362306a36Sopenharmony_ci				interrupts = <42>;
23462306a36Sopenharmony_ci			};
23562306a36Sopenharmony_ci		};
23662306a36Sopenharmony_ci	};
23762306a36Sopenharmony_ci};
238