162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020 Yangtao Li <frank@allwinnertech.com> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 762306a36Sopenharmony_ci#include <dt-bindings/clock/sun50i-a100-ccu.h> 862306a36Sopenharmony_ci#include <dt-bindings/clock/sun50i-a100-r-ccu.h> 962306a36Sopenharmony_ci#include <dt-bindings/reset/sun50i-a100-ccu.h> 1062306a36Sopenharmony_ci#include <dt-bindings/reset/sun50i-a100-r-ccu.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/ { 1362306a36Sopenharmony_ci interrupt-parent = <&gic>; 1462306a36Sopenharmony_ci #address-cells = <2>; 1562306a36Sopenharmony_ci #size-cells = <2>; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci cpus { 1862306a36Sopenharmony_ci #address-cells = <1>; 1962306a36Sopenharmony_ci #size-cells = <0>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci cpu0: cpu@0 { 2262306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2362306a36Sopenharmony_ci device_type = "cpu"; 2462306a36Sopenharmony_ci reg = <0x0>; 2562306a36Sopenharmony_ci enable-method = "psci"; 2662306a36Sopenharmony_ci }; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci cpu@1 { 2962306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3062306a36Sopenharmony_ci device_type = "cpu"; 3162306a36Sopenharmony_ci reg = <0x1>; 3262306a36Sopenharmony_ci enable-method = "psci"; 3362306a36Sopenharmony_ci }; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci cpu@2 { 3662306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3762306a36Sopenharmony_ci device_type = "cpu"; 3862306a36Sopenharmony_ci reg = <0x2>; 3962306a36Sopenharmony_ci enable-method = "psci"; 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci cpu@3 { 4362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4462306a36Sopenharmony_ci device_type = "cpu"; 4562306a36Sopenharmony_ci reg = <0x3>; 4662306a36Sopenharmony_ci enable-method = "psci"; 4762306a36Sopenharmony_ci }; 4862306a36Sopenharmony_ci }; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci psci { 5162306a36Sopenharmony_ci compatible = "arm,psci-1.0"; 5262306a36Sopenharmony_ci method = "smc"; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci dcxo24M: dcxo24M-clk { 5662306a36Sopenharmony_ci compatible = "fixed-clock"; 5762306a36Sopenharmony_ci clock-frequency = <24000000>; 5862306a36Sopenharmony_ci clock-output-names = "dcxo24M"; 5962306a36Sopenharmony_ci #clock-cells = <0>; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci iosc: internal-osc-clk { 6362306a36Sopenharmony_ci compatible = "fixed-clock"; 6462306a36Sopenharmony_ci clock-frequency = <16000000>; 6562306a36Sopenharmony_ci clock-accuracy = <300000000>; 6662306a36Sopenharmony_ci clock-output-names = "iosc"; 6762306a36Sopenharmony_ci #clock-cells = <0>; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci osc32k: osc32k-clk { 7162306a36Sopenharmony_ci compatible = "fixed-clock"; 7262306a36Sopenharmony_ci clock-frequency = <32768>; 7362306a36Sopenharmony_ci clock-output-names = "osc32k"; 7462306a36Sopenharmony_ci #clock-cells = <0>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci timer { 7862306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 7962306a36Sopenharmony_ci interrupts = <GIC_PPI 13 8062306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 8162306a36Sopenharmony_ci <GIC_PPI 14 8262306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 8362306a36Sopenharmony_ci <GIC_PPI 11 8462306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 8562306a36Sopenharmony_ci <GIC_PPI 10 8662306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci soc { 9062306a36Sopenharmony_ci compatible = "simple-bus"; 9162306a36Sopenharmony_ci #address-cells = <1>; 9262306a36Sopenharmony_ci #size-cells = <1>; 9362306a36Sopenharmony_ci ranges = <0 0 0 0x3fffffff>; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci ccu: clock@3001000 { 9662306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-ccu"; 9762306a36Sopenharmony_ci reg = <0x03001000 0x1000>; 9862306a36Sopenharmony_ci clocks = <&dcxo24M>, <&osc32k>, <&iosc>; 9962306a36Sopenharmony_ci clock-names = "hosc", "losc", "iosc"; 10062306a36Sopenharmony_ci #clock-cells = <1>; 10162306a36Sopenharmony_ci #reset-cells = <1>; 10262306a36Sopenharmony_ci }; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci dma: dma-controller@3002000 { 10562306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-dma"; 10662306a36Sopenharmony_ci reg = <0x03002000 0x1000>; 10762306a36Sopenharmony_ci interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 10862306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_DMA>, <&ccu CLK_MBUS_DMA>; 10962306a36Sopenharmony_ci clock-names = "bus", "mbus"; 11062306a36Sopenharmony_ci resets = <&ccu RST_BUS_DMA>; 11162306a36Sopenharmony_ci dma-channels = <8>; 11262306a36Sopenharmony_ci dma-requests = <52>; 11362306a36Sopenharmony_ci #dma-cells = <1>; 11462306a36Sopenharmony_ci }; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci gic: interrupt-controller@3021000 { 11762306a36Sopenharmony_ci compatible = "arm,gic-400"; 11862306a36Sopenharmony_ci reg = <0x03021000 0x1000>, <0x03022000 0x2000>, 11962306a36Sopenharmony_ci <0x03024000 0x2000>, <0x03026000 0x2000>; 12062306a36Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | 12162306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH)>; 12262306a36Sopenharmony_ci interrupt-controller; 12362306a36Sopenharmony_ci #interrupt-cells = <3>; 12462306a36Sopenharmony_ci }; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci efuse@3006000 { 12762306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-sid", 12862306a36Sopenharmony_ci "allwinner,sun50i-a64-sid"; 12962306a36Sopenharmony_ci reg = <0x03006000 0x1000>; 13062306a36Sopenharmony_ci #address-cells = <1>; 13162306a36Sopenharmony_ci #size-cells = <1>; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci ths_calibration: calib@14 { 13462306a36Sopenharmony_ci reg = <0x14 8>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci }; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci pio: pinctrl@300b000 { 13962306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-pinctrl"; 14062306a36Sopenharmony_ci reg = <0x0300b000 0x400>; 14162306a36Sopenharmony_ci interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 14262306a36Sopenharmony_ci <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 14362306a36Sopenharmony_ci <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 14462306a36Sopenharmony_ci <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 14562306a36Sopenharmony_ci <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 14662306a36Sopenharmony_ci <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 14762306a36Sopenharmony_ci <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 14862306a36Sopenharmony_ci clocks = <&ccu CLK_APB1>, <&dcxo24M>, <&osc32k>; 14962306a36Sopenharmony_ci clock-names = "apb", "hosc", "losc"; 15062306a36Sopenharmony_ci gpio-controller; 15162306a36Sopenharmony_ci #gpio-cells = <3>; 15262306a36Sopenharmony_ci interrupt-controller; 15362306a36Sopenharmony_ci #interrupt-cells = <3>; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci uart0_pb_pins: uart0-pb-pins { 15662306a36Sopenharmony_ci pins = "PB9", "PB10"; 15762306a36Sopenharmony_ci function = "uart0"; 15862306a36Sopenharmony_ci }; 15962306a36Sopenharmony_ci }; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci uart0: serial@5000000 { 16262306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 16362306a36Sopenharmony_ci reg = <0x05000000 0x400>; 16462306a36Sopenharmony_ci interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 16562306a36Sopenharmony_ci reg-shift = <2>; 16662306a36Sopenharmony_ci reg-io-width = <4>; 16762306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_UART0>; 16862306a36Sopenharmony_ci resets = <&ccu RST_BUS_UART0>; 16962306a36Sopenharmony_ci status = "disabled"; 17062306a36Sopenharmony_ci }; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci uart1: serial@5000400 { 17362306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 17462306a36Sopenharmony_ci reg = <0x05000400 0x400>; 17562306a36Sopenharmony_ci interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 17662306a36Sopenharmony_ci reg-shift = <2>; 17762306a36Sopenharmony_ci reg-io-width = <4>; 17862306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_UART1>; 17962306a36Sopenharmony_ci resets = <&ccu RST_BUS_UART1>; 18062306a36Sopenharmony_ci status = "disabled"; 18162306a36Sopenharmony_ci }; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci uart2: serial@5000800 { 18462306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 18562306a36Sopenharmony_ci reg = <0x05000800 0x400>; 18662306a36Sopenharmony_ci interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 18762306a36Sopenharmony_ci reg-shift = <2>; 18862306a36Sopenharmony_ci reg-io-width = <4>; 18962306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_UART2>; 19062306a36Sopenharmony_ci resets = <&ccu RST_BUS_UART2>; 19162306a36Sopenharmony_ci status = "disabled"; 19262306a36Sopenharmony_ci }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci uart3: serial@5000c00 { 19562306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 19662306a36Sopenharmony_ci reg = <0x05000c00 0x400>; 19762306a36Sopenharmony_ci interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 19862306a36Sopenharmony_ci reg-shift = <2>; 19962306a36Sopenharmony_ci reg-io-width = <4>; 20062306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_UART3>; 20162306a36Sopenharmony_ci resets = <&ccu RST_BUS_UART3>; 20262306a36Sopenharmony_ci status = "disabled"; 20362306a36Sopenharmony_ci }; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci uart4: serial@5001000 { 20662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 20762306a36Sopenharmony_ci reg = <0x05001000 0x400>; 20862306a36Sopenharmony_ci interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 20962306a36Sopenharmony_ci reg-shift = <2>; 21062306a36Sopenharmony_ci reg-io-width = <4>; 21162306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_UART4>; 21262306a36Sopenharmony_ci resets = <&ccu RST_BUS_UART4>; 21362306a36Sopenharmony_ci status = "disabled"; 21462306a36Sopenharmony_ci }; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci i2c0: i2c@5002000 { 21762306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 21862306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 21962306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 22062306a36Sopenharmony_ci reg = <0x05002000 0x400>; 22162306a36Sopenharmony_ci interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 22262306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_I2C0>; 22362306a36Sopenharmony_ci resets = <&ccu RST_BUS_I2C0>; 22462306a36Sopenharmony_ci dmas = <&dma 43>, <&dma 43>; 22562306a36Sopenharmony_ci dma-names = "rx", "tx"; 22662306a36Sopenharmony_ci status = "disabled"; 22762306a36Sopenharmony_ci #address-cells = <1>; 22862306a36Sopenharmony_ci #size-cells = <0>; 22962306a36Sopenharmony_ci }; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci i2c1: i2c@5002400 { 23262306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 23362306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 23462306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 23562306a36Sopenharmony_ci reg = <0x05002400 0x400>; 23662306a36Sopenharmony_ci interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 23762306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_I2C1>; 23862306a36Sopenharmony_ci resets = <&ccu RST_BUS_I2C1>; 23962306a36Sopenharmony_ci dmas = <&dma 44>, <&dma 44>; 24062306a36Sopenharmony_ci dma-names = "rx", "tx"; 24162306a36Sopenharmony_ci status = "disabled"; 24262306a36Sopenharmony_ci #address-cells = <1>; 24362306a36Sopenharmony_ci #size-cells = <0>; 24462306a36Sopenharmony_ci }; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci i2c2: i2c@5002800 { 24762306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 24862306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 24962306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 25062306a36Sopenharmony_ci reg = <0x05002800 0x400>; 25162306a36Sopenharmony_ci interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 25262306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_I2C2>; 25362306a36Sopenharmony_ci resets = <&ccu RST_BUS_I2C2>; 25462306a36Sopenharmony_ci dmas = <&dma 45>, <&dma 45>; 25562306a36Sopenharmony_ci dma-names = "rx", "tx"; 25662306a36Sopenharmony_ci status = "disabled"; 25762306a36Sopenharmony_ci #address-cells = <1>; 25862306a36Sopenharmony_ci #size-cells = <0>; 25962306a36Sopenharmony_ci }; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci i2c3: i2c@5002c00 { 26262306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 26362306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 26462306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 26562306a36Sopenharmony_ci reg = <0x05002c00 0x400>; 26662306a36Sopenharmony_ci interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 26762306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_I2C3>; 26862306a36Sopenharmony_ci resets = <&ccu RST_BUS_I2C3>; 26962306a36Sopenharmony_ci dmas = <&dma 46>, <&dma 46>; 27062306a36Sopenharmony_ci dma-names = "rx", "tx"; 27162306a36Sopenharmony_ci status = "disabled"; 27262306a36Sopenharmony_ci #address-cells = <1>; 27362306a36Sopenharmony_ci #size-cells = <0>; 27462306a36Sopenharmony_ci }; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci ths: thermal-sensor@5070400 { 27762306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-ths"; 27862306a36Sopenharmony_ci reg = <0x05070400 0x100>; 27962306a36Sopenharmony_ci interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 28062306a36Sopenharmony_ci clocks = <&ccu CLK_BUS_THS>; 28162306a36Sopenharmony_ci clock-names = "bus"; 28262306a36Sopenharmony_ci resets = <&ccu RST_BUS_THS>; 28362306a36Sopenharmony_ci nvmem-cells = <&ths_calibration>; 28462306a36Sopenharmony_ci nvmem-cell-names = "calibration"; 28562306a36Sopenharmony_ci #thermal-sensor-cells = <1>; 28662306a36Sopenharmony_ci }; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci r_ccu: clock@7010000 { 28962306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-r-ccu"; 29062306a36Sopenharmony_ci reg = <0x07010000 0x300>; 29162306a36Sopenharmony_ci clocks = <&dcxo24M>, <&osc32k>, <&iosc>, 29262306a36Sopenharmony_ci <&ccu CLK_PLL_PERIPH0>; 29362306a36Sopenharmony_ci clock-names = "hosc", "losc", "iosc", "pll-periph"; 29462306a36Sopenharmony_ci #clock-cells = <1>; 29562306a36Sopenharmony_ci #reset-cells = <1>; 29662306a36Sopenharmony_ci }; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci r_intc: interrupt-controller@7010320 { 29962306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-nmi", 30062306a36Sopenharmony_ci "allwinner,sun9i-a80-nmi"; 30162306a36Sopenharmony_ci interrupt-controller; 30262306a36Sopenharmony_ci #interrupt-cells = <2>; 30362306a36Sopenharmony_ci reg = <0x07010320 0xc>; 30462306a36Sopenharmony_ci interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 30562306a36Sopenharmony_ci }; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci r_pio: pinctrl@7022000 { 30862306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-r-pinctrl"; 30962306a36Sopenharmony_ci reg = <0x07022000 0x400>; 31062306a36Sopenharmony_ci interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 31162306a36Sopenharmony_ci clocks = <&r_ccu CLK_R_APB1>, <&dcxo24M>, <&osc32k>; 31262306a36Sopenharmony_ci clock-names = "apb", "hosc", "losc"; 31362306a36Sopenharmony_ci gpio-controller; 31462306a36Sopenharmony_ci #gpio-cells = <3>; 31562306a36Sopenharmony_ci interrupt-controller; 31662306a36Sopenharmony_ci #interrupt-cells = <3>; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci r_i2c0_pins: r-i2c0-pins { 31962306a36Sopenharmony_ci pins = "PL0", "PL1"; 32062306a36Sopenharmony_ci function = "s_i2c0"; 32162306a36Sopenharmony_ci }; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci r_i2c1_pins: r-i2c1-pins { 32462306a36Sopenharmony_ci pins = "PL8", "PL9"; 32562306a36Sopenharmony_ci function = "s_i2c1"; 32662306a36Sopenharmony_ci }; 32762306a36Sopenharmony_ci }; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci r_uart: serial@7080000 { 33062306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 33162306a36Sopenharmony_ci reg = <0x07080000 0x400>; 33262306a36Sopenharmony_ci interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 33362306a36Sopenharmony_ci reg-shift = <2>; 33462306a36Sopenharmony_ci reg-io-width = <4>; 33562306a36Sopenharmony_ci clocks = <&r_ccu CLK_R_APB2_UART>; 33662306a36Sopenharmony_ci resets = <&r_ccu RST_R_APB2_UART>; 33762306a36Sopenharmony_ci status = "disabled"; 33862306a36Sopenharmony_ci }; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci r_i2c0: i2c@7081400 { 34162306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 34262306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 34362306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 34462306a36Sopenharmony_ci reg = <0x07081400 0x400>; 34562306a36Sopenharmony_ci interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 34662306a36Sopenharmony_ci clocks = <&r_ccu CLK_R_APB2_I2C0>; 34762306a36Sopenharmony_ci resets = <&r_ccu RST_R_APB2_I2C0>; 34862306a36Sopenharmony_ci dmas = <&dma 50>, <&dma 50>; 34962306a36Sopenharmony_ci dma-names = "rx", "tx"; 35062306a36Sopenharmony_ci pinctrl-names = "default"; 35162306a36Sopenharmony_ci pinctrl-0 = <&r_i2c0_pins>; 35262306a36Sopenharmony_ci status = "disabled"; 35362306a36Sopenharmony_ci #address-cells = <1>; 35462306a36Sopenharmony_ci #size-cells = <0>; 35562306a36Sopenharmony_ci }; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci r_i2c1: i2c@7081800 { 35862306a36Sopenharmony_ci compatible = "allwinner,sun50i-a100-i2c", 35962306a36Sopenharmony_ci "allwinner,sun8i-v536-i2c", 36062306a36Sopenharmony_ci "allwinner,sun6i-a31-i2c"; 36162306a36Sopenharmony_ci reg = <0x07081800 0x400>; 36262306a36Sopenharmony_ci interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 36362306a36Sopenharmony_ci clocks = <&r_ccu CLK_R_APB2_I2C1>; 36462306a36Sopenharmony_ci resets = <&r_ccu RST_R_APB2_I2C1>; 36562306a36Sopenharmony_ci dmas = <&dma 51>, <&dma 51>; 36662306a36Sopenharmony_ci dma-names = "rx", "tx"; 36762306a36Sopenharmony_ci pinctrl-names = "default"; 36862306a36Sopenharmony_ci pinctrl-0 = <&r_i2c1_pins>; 36962306a36Sopenharmony_ci status = "disabled"; 37062306a36Sopenharmony_ci #address-cells = <1>; 37162306a36Sopenharmony_ci #size-cells = <0>; 37262306a36Sopenharmony_ci }; 37362306a36Sopenharmony_ci }; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci thermal-zones { 37662306a36Sopenharmony_ci cpu-thermal { 37762306a36Sopenharmony_ci polling-delay-passive = <0>; 37862306a36Sopenharmony_ci polling-delay = <0>; 37962306a36Sopenharmony_ci thermal-sensors = <&ths 0>; 38062306a36Sopenharmony_ci }; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci ddr-thermal { 38362306a36Sopenharmony_ci polling-delay-passive = <0>; 38462306a36Sopenharmony_ci polling-delay = <0>; 38562306a36Sopenharmony_ci thermal-sensors = <&ths 2>; 38662306a36Sopenharmony_ci }; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci gpu-thermal { 38962306a36Sopenharmony_ci polling-delay-passive = <0>; 39062306a36Sopenharmony_ci polling-delay = <0>; 39162306a36Sopenharmony_ci thermal-sensors = <&ths 1>; 39262306a36Sopenharmony_ci }; 39362306a36Sopenharmony_ci }; 39462306a36Sopenharmony_ci}; 395