162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  linux/arch/arm/mm/proc-v6.S
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2001 Deep Blue Solutions Ltd.
662306a36Sopenharmony_ci *  Modified by Catalin Marinas for noMMU support
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci *  This is the "shell" of the ARMv6 processor support.
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci#include <linux/init.h>
1162306a36Sopenharmony_ci#include <linux/linkage.h>
1262306a36Sopenharmony_ci#include <linux/pgtable.h>
1362306a36Sopenharmony_ci#include <asm/assembler.h>
1462306a36Sopenharmony_ci#include <asm/asm-offsets.h>
1562306a36Sopenharmony_ci#include <asm/hwcap.h>
1662306a36Sopenharmony_ci#include <asm/pgtable-hwdef.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "proc-macros.S"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define D_CACHE_LINE_SIZE	32
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define TTB_C		(1 << 0)
2362306a36Sopenharmony_ci#define TTB_S		(1 << 1)
2462306a36Sopenharmony_ci#define TTB_IMP		(1 << 2)
2562306a36Sopenharmony_ci#define TTB_RGN_NC	(0 << 3)
2662306a36Sopenharmony_ci#define TTB_RGN_WBWA	(1 << 3)
2762306a36Sopenharmony_ci#define TTB_RGN_WT	(2 << 3)
2862306a36Sopenharmony_ci#define TTB_RGN_WB	(3 << 3)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define TTB_FLAGS_UP	TTB_RGN_WBWA
3162306a36Sopenharmony_ci#define PMD_FLAGS_UP	PMD_SECT_WB
3262306a36Sopenharmony_ci#define TTB_FLAGS_SMP	TTB_RGN_WBWA|TTB_S
3362306a36Sopenharmony_ci#define PMD_FLAGS_SMP	PMD_SECT_WBWA|PMD_SECT_S
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci.arch armv6
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ciENTRY(cpu_v6_proc_init)
3862306a36Sopenharmony_ci	ret	lr
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ciENTRY(cpu_v6_proc_fin)
4162306a36Sopenharmony_ci	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
4262306a36Sopenharmony_ci	bic	r0, r0, #0x1000			@ ...i............
4362306a36Sopenharmony_ci	bic	r0, r0, #0x0006			@ .............ca.
4462306a36Sopenharmony_ci	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
4562306a36Sopenharmony_ci	ret	lr
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci/*
4862306a36Sopenharmony_ci *	cpu_v6_reset(loc)
4962306a36Sopenharmony_ci *
5062306a36Sopenharmony_ci *	Perform a soft reset of the system.  Put the CPU into the
5162306a36Sopenharmony_ci *	same state as it would be if it had been reset, and branch
5262306a36Sopenharmony_ci *	to what would be the reset vector.
5362306a36Sopenharmony_ci *
5462306a36Sopenharmony_ci *	- loc   - location to jump to for soft reset
5562306a36Sopenharmony_ci */
5662306a36Sopenharmony_ci	.align	5
5762306a36Sopenharmony_ci	.pushsection	.idmap.text, "ax"
5862306a36Sopenharmony_ciENTRY(cpu_v6_reset)
5962306a36Sopenharmony_ci	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register
6062306a36Sopenharmony_ci	bic	r1, r1, #0x1			@ ...............m
6162306a36Sopenharmony_ci	mcr	p15, 0, r1, c1, c0, 0		@ disable MMU
6262306a36Sopenharmony_ci	mov	r1, #0
6362306a36Sopenharmony_ci	mcr	p15, 0, r1, c7, c5, 4		@ ISB
6462306a36Sopenharmony_ci	ret	r0
6562306a36Sopenharmony_ciENDPROC(cpu_v6_reset)
6662306a36Sopenharmony_ci	.popsection
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/*
6962306a36Sopenharmony_ci *	cpu_v6_do_idle()
7062306a36Sopenharmony_ci *
7162306a36Sopenharmony_ci *	Idle the processor (eg, wait for interrupt).
7262306a36Sopenharmony_ci *
7362306a36Sopenharmony_ci *	IRQs are already disabled.
7462306a36Sopenharmony_ci */
7562306a36Sopenharmony_ciENTRY(cpu_v6_do_idle)
7662306a36Sopenharmony_ci	mov	r1, #0
7762306a36Sopenharmony_ci	mcr	p15, 0, r1, c7, c10, 4		@ DWB - WFI may enter a low-power mode
7862306a36Sopenharmony_ci	mcr	p15, 0, r1, c7, c0, 4		@ wait for interrupt
7962306a36Sopenharmony_ci	ret	lr
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ciENTRY(cpu_v6_dcache_clean_area)
8262306a36Sopenharmony_ci1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
8362306a36Sopenharmony_ci	add	r0, r0, #D_CACHE_LINE_SIZE
8462306a36Sopenharmony_ci	subs	r1, r1, #D_CACHE_LINE_SIZE
8562306a36Sopenharmony_ci	bhi	1b
8662306a36Sopenharmony_ci	ret	lr
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/*
8962306a36Sopenharmony_ci *	cpu_v6_switch_mm(pgd_phys, tsk)
9062306a36Sopenharmony_ci *
9162306a36Sopenharmony_ci *	Set the translation table base pointer to be pgd_phys
9262306a36Sopenharmony_ci *
9362306a36Sopenharmony_ci *	- pgd_phys - physical address of new TTB
9462306a36Sopenharmony_ci *
9562306a36Sopenharmony_ci *	It is assumed that:
9662306a36Sopenharmony_ci *	- we are not using split page tables
9762306a36Sopenharmony_ci */
9862306a36Sopenharmony_ciENTRY(cpu_v6_switch_mm)
9962306a36Sopenharmony_ci#ifdef CONFIG_MMU
10062306a36Sopenharmony_ci	mov	r2, #0
10162306a36Sopenharmony_ci	mmid	r1, r1				@ get mm->context.id
10262306a36Sopenharmony_ci	ALT_SMP(orr	r0, r0, #TTB_FLAGS_SMP)
10362306a36Sopenharmony_ci	ALT_UP(orr	r0, r0, #TTB_FLAGS_UP)
10462306a36Sopenharmony_ci	mcr	p15, 0, r2, c7, c5, 6		@ flush BTAC/BTB
10562306a36Sopenharmony_ci	mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer
10662306a36Sopenharmony_ci	mcr	p15, 0, r0, c2, c0, 0		@ set TTB 0
10762306a36Sopenharmony_ci#ifdef CONFIG_PID_IN_CONTEXTIDR
10862306a36Sopenharmony_ci	mrc	p15, 0, r2, c13, c0, 1		@ read current context ID
10962306a36Sopenharmony_ci	bic	r2, r2, #0xff			@ extract the PID
11062306a36Sopenharmony_ci	and	r1, r1, #0xff
11162306a36Sopenharmony_ci	orr	r1, r1, r2			@ insert into new context ID
11262306a36Sopenharmony_ci#endif
11362306a36Sopenharmony_ci	mcr	p15, 0, r1, c13, c0, 1		@ set context ID
11462306a36Sopenharmony_ci#endif
11562306a36Sopenharmony_ci	ret	lr
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/*
11862306a36Sopenharmony_ci *	cpu_v6_set_pte_ext(ptep, pte, ext)
11962306a36Sopenharmony_ci *
12062306a36Sopenharmony_ci *	Set a level 2 translation table entry.
12162306a36Sopenharmony_ci *
12262306a36Sopenharmony_ci *	- ptep  - pointer to level 2 translation table entry
12362306a36Sopenharmony_ci *		  (hardware version is stored at -1024 bytes)
12462306a36Sopenharmony_ci *	- pte   - PTE value to store
12562306a36Sopenharmony_ci *	- ext	- value for extended PTE bits
12662306a36Sopenharmony_ci */
12762306a36Sopenharmony_ci	armv6_mt_table cpu_v6
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ciENTRY(cpu_v6_set_pte_ext)
13062306a36Sopenharmony_ci#ifdef CONFIG_MMU
13162306a36Sopenharmony_ci	armv6_set_pte_ext cpu_v6
13262306a36Sopenharmony_ci#endif
13362306a36Sopenharmony_ci	ret	lr
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci/* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */
13662306a36Sopenharmony_ci.globl	cpu_v6_suspend_size
13762306a36Sopenharmony_ci.equ	cpu_v6_suspend_size, 4 * 6
13862306a36Sopenharmony_ci#ifdef CONFIG_ARM_CPU_SUSPEND
13962306a36Sopenharmony_ciENTRY(cpu_v6_do_suspend)
14062306a36Sopenharmony_ci	stmfd	sp!, {r4 - r9, lr}
14162306a36Sopenharmony_ci	mrc	p15, 0, r4, c13, c0, 0	@ FCSE/PID
14262306a36Sopenharmony_ci#ifdef CONFIG_MMU
14362306a36Sopenharmony_ci	mrc	p15, 0, r5, c3, c0, 0	@ Domain ID
14462306a36Sopenharmony_ci	mrc	p15, 0, r6, c2, c0, 1	@ Translation table base 1
14562306a36Sopenharmony_ci#endif
14662306a36Sopenharmony_ci	mrc	p15, 0, r7, c1, c0, 1	@ auxiliary control register
14762306a36Sopenharmony_ci	mrc	p15, 0, r8, c1, c0, 2	@ co-processor access control
14862306a36Sopenharmony_ci	mrc	p15, 0, r9, c1, c0, 0	@ control register
14962306a36Sopenharmony_ci	stmia	r0, {r4 - r9}
15062306a36Sopenharmony_ci	ldmfd	sp!, {r4- r9, pc}
15162306a36Sopenharmony_ciENDPROC(cpu_v6_do_suspend)
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ciENTRY(cpu_v6_do_resume)
15462306a36Sopenharmony_ci	mov	ip, #0
15562306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c14, 0	@ clean+invalidate D cache
15662306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c5, 0	@ invalidate I cache
15762306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c15, 0	@ clean+invalidate cache
15862306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c10, 4	@ drain write buffer
15962306a36Sopenharmony_ci	mcr	p15, 0, ip, c13, c0, 1	@ set reserved context ID
16062306a36Sopenharmony_ci	ldmia	r0, {r4 - r9}
16162306a36Sopenharmony_ci	mcr	p15, 0, r4, c13, c0, 0	@ FCSE/PID
16262306a36Sopenharmony_ci#ifdef CONFIG_MMU
16362306a36Sopenharmony_ci	mcr	p15, 0, r5, c3, c0, 0	@ Domain ID
16462306a36Sopenharmony_ci	ALT_SMP(orr	r1, r1, #TTB_FLAGS_SMP)
16562306a36Sopenharmony_ci	ALT_UP(orr	r1, r1, #TTB_FLAGS_UP)
16662306a36Sopenharmony_ci	mcr	p15, 0, r1, c2, c0, 0	@ Translation table base 0
16762306a36Sopenharmony_ci	mcr	p15, 0, r6, c2, c0, 1	@ Translation table base 1
16862306a36Sopenharmony_ci	mcr	p15, 0, ip, c2, c0, 2	@ TTB control register
16962306a36Sopenharmony_ci#endif
17062306a36Sopenharmony_ci	mcr	p15, 0, r7, c1, c0, 1	@ auxiliary control register
17162306a36Sopenharmony_ci	mcr	p15, 0, r8, c1, c0, 2	@ co-processor access control
17262306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c5, 4	@ ISB
17362306a36Sopenharmony_ci	mov	r0, r9			@ control register
17462306a36Sopenharmony_ci	b	cpu_resume_mmu
17562306a36Sopenharmony_ciENDPROC(cpu_v6_do_resume)
17662306a36Sopenharmony_ci#endif
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	string	cpu_v6_name, "ARMv6-compatible processor"
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	.align
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci/*
18362306a36Sopenharmony_ci *	__v6_setup
18462306a36Sopenharmony_ci *
18562306a36Sopenharmony_ci *	Initialise TLB, Caches, and MMU state ready to switch the MMU
18662306a36Sopenharmony_ci *	on.  Return in r0 the new CP15 C1 control register setting.
18762306a36Sopenharmony_ci *
18862306a36Sopenharmony_ci *	We automatically detect if we have a Harvard cache, and use the
18962306a36Sopenharmony_ci *	Harvard cache control instructions insead of the unified cache
19062306a36Sopenharmony_ci *	control instructions.
19162306a36Sopenharmony_ci *
19262306a36Sopenharmony_ci *	This should be able to cover all ARMv6 cores.
19362306a36Sopenharmony_ci *
19462306a36Sopenharmony_ci *	It is assumed that:
19562306a36Sopenharmony_ci *	- cache type register is implemented
19662306a36Sopenharmony_ci */
19762306a36Sopenharmony_ci__v6_setup:
19862306a36Sopenharmony_ci#ifdef CONFIG_SMP
19962306a36Sopenharmony_ci	ALT_SMP(mrc	p15, 0, r0, c1, c0, 1)	@ Enable SMP/nAMP mode
20062306a36Sopenharmony_ci	ALT_UP(nop)
20162306a36Sopenharmony_ci	orr	r0, r0, #0x20
20262306a36Sopenharmony_ci	ALT_SMP(mcr	p15, 0, r0, c1, c0, 1)
20362306a36Sopenharmony_ci	ALT_UP(nop)
20462306a36Sopenharmony_ci#endif
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	mov	r0, #0
20762306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c14, 0		@ clean+invalidate D cache
20862306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
20962306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c15, 0		@ clean+invalidate cache
21062306a36Sopenharmony_ci#ifdef CONFIG_MMU
21162306a36Sopenharmony_ci	mcr	p15, 0, r0, c8, c7, 0		@ invalidate I + D TLBs
21262306a36Sopenharmony_ci	mcr	p15, 0, r0, c2, c0, 2		@ TTB control register
21362306a36Sopenharmony_ci	ALT_SMP(orr	r4, r4, #TTB_FLAGS_SMP)
21462306a36Sopenharmony_ci	ALT_UP(orr	r4, r4, #TTB_FLAGS_UP)
21562306a36Sopenharmony_ci	ALT_SMP(orr	r8, r8, #TTB_FLAGS_SMP)
21662306a36Sopenharmony_ci	ALT_UP(orr	r8, r8, #TTB_FLAGS_UP)
21762306a36Sopenharmony_ci	mcr	p15, 0, r8, c2, c0, 1		@ load TTB1
21862306a36Sopenharmony_ci#endif /* CONFIG_MMU */
21962306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer and
22062306a36Sopenharmony_ci						@ complete invalidations
22162306a36Sopenharmony_ci	adr	r5, v6_crval
22262306a36Sopenharmony_ci	ldmia	r5, {r5, r6}
22362306a36Sopenharmony_ci ARM_BE8(orr	r6, r6, #1 << 25)		@ big-endian page tables
22462306a36Sopenharmony_ci	mrc	p15, 0, r0, c1, c0, 0		@ read control register
22562306a36Sopenharmony_ci	bic	r0, r0, r5			@ clear bits them
22662306a36Sopenharmony_ci	orr	r0, r0, r6			@ set them
22762306a36Sopenharmony_ci#ifdef CONFIG_ARM_ERRATA_364296
22862306a36Sopenharmony_ci	/*
22962306a36Sopenharmony_ci	 * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data
23062306a36Sopenharmony_ci	 * corruption with hit-under-miss enabled). The conditional code below
23162306a36Sopenharmony_ci	 * (setting the undocumented bit 31 in the auxiliary control register
23262306a36Sopenharmony_ci	 * and the FI bit in the control register) disables hit-under-miss
23362306a36Sopenharmony_ci	 * without putting the processor into full low interrupt latency mode.
23462306a36Sopenharmony_ci	 */
23562306a36Sopenharmony_ci	ldr	r6, =0x4107b362			@ id for ARM1136 r0p2
23662306a36Sopenharmony_ci	mrc	p15, 0, r5, c0, c0, 0		@ get processor id
23762306a36Sopenharmony_ci	teq	r5, r6				@ check for the faulty core
23862306a36Sopenharmony_ci	mrceq	p15, 0, r5, c1, c0, 1		@ load aux control reg
23962306a36Sopenharmony_ci	orreq	r5, r5, #(1 << 31)		@ set the undocumented bit 31
24062306a36Sopenharmony_ci	mcreq	p15, 0, r5, c1, c0, 1		@ write aux control reg
24162306a36Sopenharmony_ci	orreq	r0, r0, #(1 << 21)		@ low interrupt latency configuration
24262306a36Sopenharmony_ci#endif
24362306a36Sopenharmony_ci	ret	lr				@ return to head.S:__ret
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	/*
24662306a36Sopenharmony_ci	 *         V X F   I D LR
24762306a36Sopenharmony_ci	 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
24862306a36Sopenharmony_ci	 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
24962306a36Sopenharmony_ci	 *         0 110       0011 1.00 .111 1101 < we want
25062306a36Sopenharmony_ci	 */
25162306a36Sopenharmony_ci	.type	v6_crval, #object
25262306a36Sopenharmony_civ6_crval:
25362306a36Sopenharmony_ci	crval	clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	__INITDATA
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
25862306a36Sopenharmony_ci	define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	.section ".rodata"
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	string	cpu_arch_name, "armv6"
26362306a36Sopenharmony_ci	string	cpu_elf_name, "v6"
26462306a36Sopenharmony_ci	.align
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	.section ".proc.info.init", "a"
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/*
26962306a36Sopenharmony_ci	 * Match any ARMv6 processor core.
27062306a36Sopenharmony_ci	 */
27162306a36Sopenharmony_ci	.type	__v6_proc_info, #object
27262306a36Sopenharmony_ci__v6_proc_info:
27362306a36Sopenharmony_ci	.long	0x0007b000
27462306a36Sopenharmony_ci	.long	0x0007f000
27562306a36Sopenharmony_ci	ALT_SMP(.long \
27662306a36Sopenharmony_ci		PMD_TYPE_SECT | \
27762306a36Sopenharmony_ci		PMD_SECT_AP_WRITE | \
27862306a36Sopenharmony_ci		PMD_SECT_AP_READ | \
27962306a36Sopenharmony_ci		PMD_FLAGS_SMP)
28062306a36Sopenharmony_ci	ALT_UP(.long \
28162306a36Sopenharmony_ci		PMD_TYPE_SECT | \
28262306a36Sopenharmony_ci		PMD_SECT_AP_WRITE | \
28362306a36Sopenharmony_ci		PMD_SECT_AP_READ | \
28462306a36Sopenharmony_ci		PMD_FLAGS_UP)
28562306a36Sopenharmony_ci	.long   PMD_TYPE_SECT | \
28662306a36Sopenharmony_ci		PMD_SECT_XN | \
28762306a36Sopenharmony_ci		PMD_SECT_AP_WRITE | \
28862306a36Sopenharmony_ci		PMD_SECT_AP_READ
28962306a36Sopenharmony_ci	initfn	__v6_setup, __v6_proc_info
29062306a36Sopenharmony_ci	.long	cpu_arch_name
29162306a36Sopenharmony_ci	.long	cpu_elf_name
29262306a36Sopenharmony_ci	/* See also feat_v6_fixup() for HWCAP_TLS */
29362306a36Sopenharmony_ci	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
29462306a36Sopenharmony_ci	.long	cpu_v6_name
29562306a36Sopenharmony_ci	.long	v6_processor_functions
29662306a36Sopenharmony_ci	.long	v6wbi_tlb_fns
29762306a36Sopenharmony_ci	.long	v6_user_fns
29862306a36Sopenharmony_ci	.long	v6_cache_fns
29962306a36Sopenharmony_ci	.size	__v6_proc_info, . - __v6_proc_info
300