162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mm/proc-sa1100.S 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 1997-2002 Russell King 662306a36Sopenharmony_ci * hacked for non-paged-MM by Hyok S. Choi, 2003. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * MMU functions for SA110 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * These are the low level assembler for performing cache and TLB 1162306a36Sopenharmony_ci * functions on the StrongARM-1100 and StrongARM-1110. 1262306a36Sopenharmony_ci * 1362306a36Sopenharmony_ci * Note that SA1100 and SA1110 share everything but their name and CPU ID. 1462306a36Sopenharmony_ci * 1562306a36Sopenharmony_ci * 12-jun-2000, Erik Mouw (J.A.K.Mouw@its.tudelft.nl): 1662306a36Sopenharmony_ci * Flush the read buffer at context switches 1762306a36Sopenharmony_ci */ 1862306a36Sopenharmony_ci#include <linux/linkage.h> 1962306a36Sopenharmony_ci#include <linux/init.h> 2062306a36Sopenharmony_ci#include <linux/pgtable.h> 2162306a36Sopenharmony_ci#include <asm/assembler.h> 2262306a36Sopenharmony_ci#include <asm/asm-offsets.h> 2362306a36Sopenharmony_ci#include <asm/hwcap.h> 2462306a36Sopenharmony_ci#include <mach/hardware.h> 2562306a36Sopenharmony_ci#include <asm/pgtable-hwdef.h> 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include "proc-macros.S" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* 3062306a36Sopenharmony_ci * the cache line size of the I and D cache 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci#define DCACHELINESIZE 32 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci .section .text 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* 3762306a36Sopenharmony_ci * cpu_sa1100_proc_init() 3862306a36Sopenharmony_ci */ 3962306a36Sopenharmony_ciENTRY(cpu_sa1100_proc_init) 4062306a36Sopenharmony_ci mov r0, #0 4162306a36Sopenharmony_ci mcr p15, 0, r0, c15, c1, 2 @ Enable clock switching 4262306a36Sopenharmony_ci mcr p15, 0, r0, c9, c0, 5 @ Allow read-buffer operations from userland 4362306a36Sopenharmony_ci ret lr 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* 4662306a36Sopenharmony_ci * cpu_sa1100_proc_fin() 4762306a36Sopenharmony_ci * 4862306a36Sopenharmony_ci * Prepare the CPU for reset: 4962306a36Sopenharmony_ci * - Disable interrupts 5062306a36Sopenharmony_ci * - Clean and turn off caches. 5162306a36Sopenharmony_ci */ 5262306a36Sopenharmony_ciENTRY(cpu_sa1100_proc_fin) 5362306a36Sopenharmony_ci mcr p15, 0, ip, c15, c2, 2 @ Disable clock switching 5462306a36Sopenharmony_ci mrc p15, 0, r0, c1, c0, 0 @ ctrl register 5562306a36Sopenharmony_ci bic r0, r0, #0x1000 @ ...i............ 5662306a36Sopenharmony_ci bic r0, r0, #0x000e @ ............wca. 5762306a36Sopenharmony_ci mcr p15, 0, r0, c1, c0, 0 @ disable caches 5862306a36Sopenharmony_ci ret lr 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* 6162306a36Sopenharmony_ci * cpu_sa1100_reset(loc) 6262306a36Sopenharmony_ci * 6362306a36Sopenharmony_ci * Perform a soft reset of the system. Put the CPU into the 6462306a36Sopenharmony_ci * same state as it would be if it had been reset, and branch 6562306a36Sopenharmony_ci * to what would be the reset vector. 6662306a36Sopenharmony_ci * 6762306a36Sopenharmony_ci * loc: location to jump to for soft reset 6862306a36Sopenharmony_ci */ 6962306a36Sopenharmony_ci .align 5 7062306a36Sopenharmony_ci .pushsection .idmap.text, "ax" 7162306a36Sopenharmony_ciENTRY(cpu_sa1100_reset) 7262306a36Sopenharmony_ci mov ip, #0 7362306a36Sopenharmony_ci mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 7462306a36Sopenharmony_ci mcr p15, 0, ip, c7, c10, 4 @ drain WB 7562306a36Sopenharmony_ci#ifdef CONFIG_MMU 7662306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 7762306a36Sopenharmony_ci#endif 7862306a36Sopenharmony_ci mrc p15, 0, ip, c1, c0, 0 @ ctrl register 7962306a36Sopenharmony_ci bic ip, ip, #0x000f @ ............wcam 8062306a36Sopenharmony_ci bic ip, ip, #0x1100 @ ...i...s........ 8162306a36Sopenharmony_ci mcr p15, 0, ip, c1, c0, 0 @ ctrl register 8262306a36Sopenharmony_ci ret r0 8362306a36Sopenharmony_ciENDPROC(cpu_sa1100_reset) 8462306a36Sopenharmony_ci .popsection 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* 8762306a36Sopenharmony_ci * cpu_sa1100_do_idle(type) 8862306a36Sopenharmony_ci * 8962306a36Sopenharmony_ci * Cause the processor to idle 9062306a36Sopenharmony_ci * 9162306a36Sopenharmony_ci * type: call type: 9262306a36Sopenharmony_ci * 0 = slow idle 9362306a36Sopenharmony_ci * 1 = fast idle 9462306a36Sopenharmony_ci * 2 = switch to slow processor clock 9562306a36Sopenharmony_ci * 3 = switch to fast processor clock 9662306a36Sopenharmony_ci */ 9762306a36Sopenharmony_ci .align 5 9862306a36Sopenharmony_ciENTRY(cpu_sa1100_do_idle) 9962306a36Sopenharmony_ci mov r0, r0 @ 4 nop padding 10062306a36Sopenharmony_ci mov r0, r0 10162306a36Sopenharmony_ci mov r0, r0 10262306a36Sopenharmony_ci mov r0, r0 @ 4 nop padding 10362306a36Sopenharmony_ci mov r0, r0 10462306a36Sopenharmony_ci mov r0, r0 10562306a36Sopenharmony_ci mov r0, #0 10662306a36Sopenharmony_ci ldr r1, =UNCACHEABLE_ADDR @ ptr to uncacheable address 10762306a36Sopenharmony_ci @ --- aligned to a cache line 10862306a36Sopenharmony_ci mcr p15, 0, r0, c15, c2, 2 @ disable clock switching 10962306a36Sopenharmony_ci ldr r1, [r1, #0] @ force switch to MCLK 11062306a36Sopenharmony_ci mcr p15, 0, r0, c15, c8, 2 @ wait for interrupt 11162306a36Sopenharmony_ci mov r0, r0 @ safety 11262306a36Sopenharmony_ci mcr p15, 0, r0, c15, c1, 2 @ enable clock switching 11362306a36Sopenharmony_ci ret lr 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci/* ================================= CACHE ================================ */ 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* 11862306a36Sopenharmony_ci * cpu_sa1100_dcache_clean_area(addr,sz) 11962306a36Sopenharmony_ci * 12062306a36Sopenharmony_ci * Clean the specified entry of any caches such that the MMU 12162306a36Sopenharmony_ci * translation fetches will obtain correct data. 12262306a36Sopenharmony_ci * 12362306a36Sopenharmony_ci * addr: cache-unaligned virtual address 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_ci .align 5 12662306a36Sopenharmony_ciENTRY(cpu_sa1100_dcache_clean_area) 12762306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 12862306a36Sopenharmony_ci add r0, r0, #DCACHELINESIZE 12962306a36Sopenharmony_ci subs r1, r1, #DCACHELINESIZE 13062306a36Sopenharmony_ci bhi 1b 13162306a36Sopenharmony_ci ret lr 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci/* =============================== PageTable ============================== */ 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci/* 13662306a36Sopenharmony_ci * cpu_sa1100_switch_mm(pgd) 13762306a36Sopenharmony_ci * 13862306a36Sopenharmony_ci * Set the translation base pointer to be as described by pgd. 13962306a36Sopenharmony_ci * 14062306a36Sopenharmony_ci * pgd: new page tables 14162306a36Sopenharmony_ci */ 14262306a36Sopenharmony_ci .align 5 14362306a36Sopenharmony_ciENTRY(cpu_sa1100_switch_mm) 14462306a36Sopenharmony_ci#ifdef CONFIG_MMU 14562306a36Sopenharmony_ci str lr, [sp, #-4]! 14662306a36Sopenharmony_ci bl v4wb_flush_kern_cache_all @ clears IP 14762306a36Sopenharmony_ci mcr p15, 0, ip, c9, c0, 0 @ invalidate RB 14862306a36Sopenharmony_ci mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 14962306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 15062306a36Sopenharmony_ci ldr pc, [sp], #4 15162306a36Sopenharmony_ci#else 15262306a36Sopenharmony_ci ret lr 15362306a36Sopenharmony_ci#endif 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci/* 15662306a36Sopenharmony_ci * cpu_sa1100_set_pte_ext(ptep, pte, ext) 15762306a36Sopenharmony_ci * 15862306a36Sopenharmony_ci * Set a PTE and flush it out 15962306a36Sopenharmony_ci */ 16062306a36Sopenharmony_ci .align 5 16162306a36Sopenharmony_ciENTRY(cpu_sa1100_set_pte_ext) 16262306a36Sopenharmony_ci#ifdef CONFIG_MMU 16362306a36Sopenharmony_ci armv3_set_pte_ext wc_disable=0 16462306a36Sopenharmony_ci mov r0, r0 16562306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 1 @ clean D entry 16662306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 16762306a36Sopenharmony_ci#endif 16862306a36Sopenharmony_ci ret lr 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci.globl cpu_sa1100_suspend_size 17162306a36Sopenharmony_ci.equ cpu_sa1100_suspend_size, 4 * 3 17262306a36Sopenharmony_ci#ifdef CONFIG_ARM_CPU_SUSPEND 17362306a36Sopenharmony_ciENTRY(cpu_sa1100_do_suspend) 17462306a36Sopenharmony_ci stmfd sp!, {r4 - r6, lr} 17562306a36Sopenharmony_ci mrc p15, 0, r4, c3, c0, 0 @ domain ID 17662306a36Sopenharmony_ci mrc p15, 0, r5, c13, c0, 0 @ PID 17762306a36Sopenharmony_ci mrc p15, 0, r6, c1, c0, 0 @ control reg 17862306a36Sopenharmony_ci stmia r0, {r4 - r6} @ store cp regs 17962306a36Sopenharmony_ci ldmfd sp!, {r4 - r6, pc} 18062306a36Sopenharmony_ciENDPROC(cpu_sa1100_do_suspend) 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ciENTRY(cpu_sa1100_do_resume) 18362306a36Sopenharmony_ci ldmia r0, {r4 - r6} @ load cp regs 18462306a36Sopenharmony_ci mov ip, #0 18562306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ flush I+D TLBs 18662306a36Sopenharmony_ci mcr p15, 0, ip, c7, c7, 0 @ flush I&D cache 18762306a36Sopenharmony_ci mcr p15, 0, ip, c9, c0, 0 @ invalidate RB 18862306a36Sopenharmony_ci mcr p15, 0, ip, c9, c0, 5 @ allow user space to use RB 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci mcr p15, 0, r4, c3, c0, 0 @ domain ID 19162306a36Sopenharmony_ci mcr p15, 0, r1, c2, c0, 0 @ translation table base addr 19262306a36Sopenharmony_ci mcr p15, 0, r5, c13, c0, 0 @ PID 19362306a36Sopenharmony_ci mov r0, r6 @ control register 19462306a36Sopenharmony_ci b cpu_resume_mmu 19562306a36Sopenharmony_ciENDPROC(cpu_sa1100_do_resume) 19662306a36Sopenharmony_ci#endif 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci .type __sa1100_setup, #function 19962306a36Sopenharmony_ci__sa1100_setup: 20062306a36Sopenharmony_ci mov r0, #0 20162306a36Sopenharmony_ci mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 20262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 20362306a36Sopenharmony_ci#ifdef CONFIG_MMU 20462306a36Sopenharmony_ci mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 20562306a36Sopenharmony_ci#endif 20662306a36Sopenharmony_ci adr r5, sa1100_crval 20762306a36Sopenharmony_ci ldmia r5, {r5, r6} 20862306a36Sopenharmony_ci mrc p15, 0, r0, c1, c0 @ get control register v4 20962306a36Sopenharmony_ci bic r0, r0, r5 21062306a36Sopenharmony_ci orr r0, r0, r6 21162306a36Sopenharmony_ci ret lr 21262306a36Sopenharmony_ci .size __sa1100_setup, . - __sa1100_setup 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* 21562306a36Sopenharmony_ci * R 21662306a36Sopenharmony_ci * .RVI ZFRS BLDP WCAM 21762306a36Sopenharmony_ci * ..11 0001 ..11 1101 21862306a36Sopenharmony_ci * 21962306a36Sopenharmony_ci */ 22062306a36Sopenharmony_ci .type sa1100_crval, #object 22162306a36Sopenharmony_cisa1100_crval: 22262306a36Sopenharmony_ci crval clear=0x00003f3f, mmuset=0x0000313d, ucset=0x00001130 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci __INITDATA 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci/* 22762306a36Sopenharmony_ci * SA1100 and SA1110 share the same function calls 22862306a36Sopenharmony_ci */ 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 23162306a36Sopenharmony_ci define_processor_functions sa1100, dabort=v4_early_abort, pabort=legacy_pabort, suspend=1 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci .section ".rodata" 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci string cpu_arch_name, "armv4" 23662306a36Sopenharmony_ci string cpu_elf_name, "v4" 23762306a36Sopenharmony_ci string cpu_sa1100_name, "StrongARM-1100" 23862306a36Sopenharmony_ci string cpu_sa1110_name, "StrongARM-1110" 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci .align 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci .section ".proc.info.init", "a" 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci.macro sa1100_proc_info name:req, cpu_val:req, cpu_mask:req, cpu_name:req 24562306a36Sopenharmony_ci .type __\name\()_proc_info,#object 24662306a36Sopenharmony_ci__\name\()_proc_info: 24762306a36Sopenharmony_ci .long \cpu_val 24862306a36Sopenharmony_ci .long \cpu_mask 24962306a36Sopenharmony_ci .long PMD_TYPE_SECT | \ 25062306a36Sopenharmony_ci PMD_SECT_BUFFERABLE | \ 25162306a36Sopenharmony_ci PMD_SECT_CACHEABLE | \ 25262306a36Sopenharmony_ci PMD_SECT_AP_WRITE | \ 25362306a36Sopenharmony_ci PMD_SECT_AP_READ 25462306a36Sopenharmony_ci .long PMD_TYPE_SECT | \ 25562306a36Sopenharmony_ci PMD_SECT_AP_WRITE | \ 25662306a36Sopenharmony_ci PMD_SECT_AP_READ 25762306a36Sopenharmony_ci initfn __sa1100_setup, __\name\()_proc_info 25862306a36Sopenharmony_ci .long cpu_arch_name 25962306a36Sopenharmony_ci .long cpu_elf_name 26062306a36Sopenharmony_ci .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT 26162306a36Sopenharmony_ci .long \cpu_name 26262306a36Sopenharmony_ci .long sa1100_processor_functions 26362306a36Sopenharmony_ci .long v4wb_tlb_fns 26462306a36Sopenharmony_ci .long v4_mc_user_fns 26562306a36Sopenharmony_ci .long v4wb_cache_fns 26662306a36Sopenharmony_ci .size __\name\()_proc_info, . - __\name\()_proc_info 26762306a36Sopenharmony_ci.endm 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci sa1100_proc_info sa1100, 0x4401a110, 0xfffffff0, cpu_sa1100_name 27062306a36Sopenharmony_ci sa1100_proc_info sa1110, 0x6901b110, 0xfffffff0, cpu_sa1110_name 271