162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  linux/arch/arm/mm/proc-sa110.S
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 1997-2002 Russell King
662306a36Sopenharmony_ci *  hacked for non-paged-MM by Hyok S. Choi, 2003.
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci *  MMU functions for SA110
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci *  These are the low level assembler for performing cache and TLB
1162306a36Sopenharmony_ci *  functions on the StrongARM-110.
1262306a36Sopenharmony_ci */
1362306a36Sopenharmony_ci#include <linux/linkage.h>
1462306a36Sopenharmony_ci#include <linux/init.h>
1562306a36Sopenharmony_ci#include <linux/pgtable.h>
1662306a36Sopenharmony_ci#include <asm/assembler.h>
1762306a36Sopenharmony_ci#include <asm/asm-offsets.h>
1862306a36Sopenharmony_ci#include <asm/hwcap.h>
1962306a36Sopenharmony_ci#include <mach/hardware.h>
2062306a36Sopenharmony_ci#include <asm/pgtable-hwdef.h>
2162306a36Sopenharmony_ci#include <asm/ptrace.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include "proc-macros.S"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/*
2662306a36Sopenharmony_ci * the cache line size of the I and D cache
2762306a36Sopenharmony_ci */
2862306a36Sopenharmony_ci#define DCACHELINESIZE	32
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci	.text
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/*
3362306a36Sopenharmony_ci * cpu_sa110_proc_init()
3462306a36Sopenharmony_ci */
3562306a36Sopenharmony_ciENTRY(cpu_sa110_proc_init)
3662306a36Sopenharmony_ci	mov	r0, #0
3762306a36Sopenharmony_ci	mcr	p15, 0, r0, c15, c1, 2		@ Enable clock switching
3862306a36Sopenharmony_ci	ret	lr
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/*
4162306a36Sopenharmony_ci * cpu_sa110_proc_fin()
4262306a36Sopenharmony_ci */
4362306a36Sopenharmony_ciENTRY(cpu_sa110_proc_fin)
4462306a36Sopenharmony_ci	mov	r0, #0
4562306a36Sopenharmony_ci	mcr	p15, 0, r0, c15, c2, 2		@ Disable clock switching
4662306a36Sopenharmony_ci	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
4762306a36Sopenharmony_ci	bic	r0, r0, #0x1000			@ ...i............
4862306a36Sopenharmony_ci	bic	r0, r0, #0x000e			@ ............wca.
4962306a36Sopenharmony_ci	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
5062306a36Sopenharmony_ci	ret	lr
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci/*
5362306a36Sopenharmony_ci * cpu_sa110_reset(loc)
5462306a36Sopenharmony_ci *
5562306a36Sopenharmony_ci * Perform a soft reset of the system.  Put the CPU into the
5662306a36Sopenharmony_ci * same state as it would be if it had been reset, and branch
5762306a36Sopenharmony_ci * to what would be the reset vector.
5862306a36Sopenharmony_ci *
5962306a36Sopenharmony_ci * loc: location to jump to for soft reset
6062306a36Sopenharmony_ci */
6162306a36Sopenharmony_ci	.align	5
6262306a36Sopenharmony_ci	.pushsection	.idmap.text, "ax"
6362306a36Sopenharmony_ciENTRY(cpu_sa110_reset)
6462306a36Sopenharmony_ci	mov	ip, #0
6562306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
6662306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
6762306a36Sopenharmony_ci#ifdef CONFIG_MMU
6862306a36Sopenharmony_ci	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
6962306a36Sopenharmony_ci#endif
7062306a36Sopenharmony_ci	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
7162306a36Sopenharmony_ci	bic	ip, ip, #0x000f			@ ............wcam
7262306a36Sopenharmony_ci	bic	ip, ip, #0x1100			@ ...i...s........
7362306a36Sopenharmony_ci	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
7462306a36Sopenharmony_ci	ret	r0
7562306a36Sopenharmony_ciENDPROC(cpu_sa110_reset)
7662306a36Sopenharmony_ci	.popsection
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/*
7962306a36Sopenharmony_ci * cpu_sa110_do_idle(type)
8062306a36Sopenharmony_ci *
8162306a36Sopenharmony_ci * Cause the processor to idle
8262306a36Sopenharmony_ci *
8362306a36Sopenharmony_ci * type: call type:
8462306a36Sopenharmony_ci *   0 = slow idle
8562306a36Sopenharmony_ci *   1 = fast idle
8662306a36Sopenharmony_ci *   2 = switch to slow processor clock
8762306a36Sopenharmony_ci *   3 = switch to fast processor clock
8862306a36Sopenharmony_ci */
8962306a36Sopenharmony_ci	.align	5
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ciENTRY(cpu_sa110_do_idle)
9262306a36Sopenharmony_ci	mcr	p15, 0, ip, c15, c2, 2		@ disable clock switching
9362306a36Sopenharmony_ci	ldr	r1, =UNCACHEABLE_ADDR		@ load from uncacheable loc
9462306a36Sopenharmony_ci	ldr	r1, [r1, #0]			@ force switch to MCLK
9562306a36Sopenharmony_ci	mov	r0, r0				@ safety
9662306a36Sopenharmony_ci	mov	r0, r0				@ safety
9762306a36Sopenharmony_ci	mov	r0, r0				@ safety
9862306a36Sopenharmony_ci	mcr	p15, 0, r0, c15, c8, 2		@ Wait for interrupt, cache aligned
9962306a36Sopenharmony_ci	mov	r0, r0				@ safety
10062306a36Sopenharmony_ci	mov	r0, r0				@ safety
10162306a36Sopenharmony_ci	mov	r0, r0				@ safety
10262306a36Sopenharmony_ci	mcr	p15, 0, r0, c15, c1, 2		@ enable clock switching
10362306a36Sopenharmony_ci	ret	lr
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* ================================= CACHE ================================ */
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci/*
10862306a36Sopenharmony_ci * cpu_sa110_dcache_clean_area(addr,sz)
10962306a36Sopenharmony_ci *
11062306a36Sopenharmony_ci * Clean the specified entry of any caches such that the MMU
11162306a36Sopenharmony_ci * translation fetches will obtain correct data.
11262306a36Sopenharmony_ci *
11362306a36Sopenharmony_ci * addr: cache-unaligned virtual address
11462306a36Sopenharmony_ci */
11562306a36Sopenharmony_ci	.align	5
11662306a36Sopenharmony_ciENTRY(cpu_sa110_dcache_clean_area)
11762306a36Sopenharmony_ci1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
11862306a36Sopenharmony_ci	add	r0, r0, #DCACHELINESIZE
11962306a36Sopenharmony_ci	subs	r1, r1, #DCACHELINESIZE
12062306a36Sopenharmony_ci	bhi	1b
12162306a36Sopenharmony_ci	ret	lr
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* =============================== PageTable ============================== */
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci/*
12662306a36Sopenharmony_ci * cpu_sa110_switch_mm(pgd)
12762306a36Sopenharmony_ci *
12862306a36Sopenharmony_ci * Set the translation base pointer to be as described by pgd.
12962306a36Sopenharmony_ci *
13062306a36Sopenharmony_ci * pgd: new page tables
13162306a36Sopenharmony_ci */
13262306a36Sopenharmony_ci	.align	5
13362306a36Sopenharmony_ciENTRY(cpu_sa110_switch_mm)
13462306a36Sopenharmony_ci#ifdef CONFIG_MMU
13562306a36Sopenharmony_ci	str	lr, [sp, #-4]!
13662306a36Sopenharmony_ci	bl	v4wb_flush_kern_cache_all	@ clears IP
13762306a36Sopenharmony_ci	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
13862306a36Sopenharmony_ci	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
13962306a36Sopenharmony_ci	ldr	pc, [sp], #4
14062306a36Sopenharmony_ci#else
14162306a36Sopenharmony_ci	ret	lr
14262306a36Sopenharmony_ci#endif
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci/*
14562306a36Sopenharmony_ci * cpu_sa110_set_pte_ext(ptep, pte, ext)
14662306a36Sopenharmony_ci *
14762306a36Sopenharmony_ci * Set a PTE and flush it out
14862306a36Sopenharmony_ci */
14962306a36Sopenharmony_ci	.align	5
15062306a36Sopenharmony_ciENTRY(cpu_sa110_set_pte_ext)
15162306a36Sopenharmony_ci#ifdef CONFIG_MMU
15262306a36Sopenharmony_ci	armv3_set_pte_ext wc_disable=0
15362306a36Sopenharmony_ci	mov	r0, r0
15462306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
15562306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
15662306a36Sopenharmony_ci#endif
15762306a36Sopenharmony_ci	ret	lr
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	.type	__sa110_setup, #function
16062306a36Sopenharmony_ci__sa110_setup:
16162306a36Sopenharmony_ci	mov	r10, #0
16262306a36Sopenharmony_ci	mcr	p15, 0, r10, c7, c7		@ invalidate I,D caches on v4
16362306a36Sopenharmony_ci	mcr	p15, 0, r10, c7, c10, 4		@ drain write buffer on v4
16462306a36Sopenharmony_ci#ifdef CONFIG_MMU
16562306a36Sopenharmony_ci	mcr	p15, 0, r10, c8, c7		@ invalidate I,D TLBs on v4
16662306a36Sopenharmony_ci#endif
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	adr	r5, sa110_crval
16962306a36Sopenharmony_ci	ldmia	r5, {r5, r6}
17062306a36Sopenharmony_ci	mrc	p15, 0, r0, c1, c0		@ get control register v4
17162306a36Sopenharmony_ci	bic	r0, r0, r5
17262306a36Sopenharmony_ci	orr	r0, r0, r6
17362306a36Sopenharmony_ci	ret	lr
17462306a36Sopenharmony_ci	.size	__sa110_setup, . - __sa110_setup
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	/*
17762306a36Sopenharmony_ci	 *  R
17862306a36Sopenharmony_ci	 * .RVI ZFRS BLDP WCAM
17962306a36Sopenharmony_ci	 * ..01 0001 ..11 1101
18062306a36Sopenharmony_ci	 *
18162306a36Sopenharmony_ci	 */
18262306a36Sopenharmony_ci	.type	sa110_crval, #object
18362306a36Sopenharmony_cisa110_crval:
18462306a36Sopenharmony_ci	crval	clear=0x00003f3f, mmuset=0x0000113d, ucset=0x00001130
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	__INITDATA
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
18962306a36Sopenharmony_ci	define_processor_functions sa110, dabort=v4_early_abort, pabort=legacy_pabort
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	.section ".rodata"
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	string	cpu_arch_name, "armv4"
19462306a36Sopenharmony_ci	string	cpu_elf_name, "v4"
19562306a36Sopenharmony_ci	string	cpu_sa110_name, "StrongARM-110"
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	.align
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	.section ".proc.info.init", "a"
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	.type	__sa110_proc_info,#object
20262306a36Sopenharmony_ci__sa110_proc_info:
20362306a36Sopenharmony_ci	.long	0x4401a100
20462306a36Sopenharmony_ci	.long	0xfffffff0
20562306a36Sopenharmony_ci	.long   PMD_TYPE_SECT | \
20662306a36Sopenharmony_ci		PMD_SECT_BUFFERABLE | \
20762306a36Sopenharmony_ci		PMD_SECT_CACHEABLE | \
20862306a36Sopenharmony_ci		PMD_SECT_AP_WRITE | \
20962306a36Sopenharmony_ci		PMD_SECT_AP_READ
21062306a36Sopenharmony_ci	.long   PMD_TYPE_SECT | \
21162306a36Sopenharmony_ci		PMD_SECT_AP_WRITE | \
21262306a36Sopenharmony_ci		PMD_SECT_AP_READ
21362306a36Sopenharmony_ci	initfn	__sa110_setup, __sa110_proc_info
21462306a36Sopenharmony_ci	.long	cpu_arch_name
21562306a36Sopenharmony_ci	.long	cpu_elf_name
21662306a36Sopenharmony_ci	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
21762306a36Sopenharmony_ci	.long	cpu_sa110_name
21862306a36Sopenharmony_ci	.long	sa110_processor_functions
21962306a36Sopenharmony_ci	.long	v4wb_tlb_fns
22062306a36Sopenharmony_ci	.long	v4wb_user_fns
22162306a36Sopenharmony_ci	.long	v4wb_cache_fns
22262306a36Sopenharmony_ci	.size	__sa110_proc_info, . - __sa110_proc_info
223