162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mm/proc-mohawk.S: MMU functions for Marvell PJ1 core 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * PJ1 (codename Mohawk) is a hybrid of the xscale3 and Marvell's own core. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Heavily based on proc-arm926.S and proc-xsc3.S 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/linkage.h> 1162306a36Sopenharmony_ci#include <linux/init.h> 1262306a36Sopenharmony_ci#include <linux/pgtable.h> 1362306a36Sopenharmony_ci#include <asm/assembler.h> 1462306a36Sopenharmony_ci#include <asm/hwcap.h> 1562306a36Sopenharmony_ci#include <asm/pgtable-hwdef.h> 1662306a36Sopenharmony_ci#include <asm/page.h> 1762306a36Sopenharmony_ci#include <asm/ptrace.h> 1862306a36Sopenharmony_ci#include "proc-macros.S" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* 2162306a36Sopenharmony_ci * This is the maximum size of an area which will be flushed. If the 2262306a36Sopenharmony_ci * area is larger than this, then we flush the whole cache. 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci#define CACHE_DLIMIT 32768 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * The cache line size of the L1 D cache. 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci#define CACHE_DLINESIZE 32 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* 3262306a36Sopenharmony_ci * cpu_mohawk_proc_init() 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_ciENTRY(cpu_mohawk_proc_init) 3562306a36Sopenharmony_ci ret lr 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci/* 3862306a36Sopenharmony_ci * cpu_mohawk_proc_fin() 3962306a36Sopenharmony_ci */ 4062306a36Sopenharmony_ciENTRY(cpu_mohawk_proc_fin) 4162306a36Sopenharmony_ci mrc p15, 0, r0, c1, c0, 0 @ ctrl register 4262306a36Sopenharmony_ci bic r0, r0, #0x1800 @ ...iz........... 4362306a36Sopenharmony_ci bic r0, r0, #0x0006 @ .............ca. 4462306a36Sopenharmony_ci mcr p15, 0, r0, c1, c0, 0 @ disable caches 4562306a36Sopenharmony_ci ret lr 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci/* 4862306a36Sopenharmony_ci * cpu_mohawk_reset(loc) 4962306a36Sopenharmony_ci * 5062306a36Sopenharmony_ci * Perform a soft reset of the system. Put the CPU into the 5162306a36Sopenharmony_ci * same state as it would be if it had been reset, and branch 5262306a36Sopenharmony_ci * to what would be the reset vector. 5362306a36Sopenharmony_ci * 5462306a36Sopenharmony_ci * loc: location to jump to for soft reset 5562306a36Sopenharmony_ci * 5662306a36Sopenharmony_ci * (same as arm926) 5762306a36Sopenharmony_ci */ 5862306a36Sopenharmony_ci .align 5 5962306a36Sopenharmony_ci .pushsection .idmap.text, "ax" 6062306a36Sopenharmony_ciENTRY(cpu_mohawk_reset) 6162306a36Sopenharmony_ci mov ip, #0 6262306a36Sopenharmony_ci mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 6362306a36Sopenharmony_ci mcr p15, 0, ip, c7, c10, 4 @ drain WB 6462306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 6562306a36Sopenharmony_ci mrc p15, 0, ip, c1, c0, 0 @ ctrl register 6662306a36Sopenharmony_ci bic ip, ip, #0x0007 @ .............cam 6762306a36Sopenharmony_ci bic ip, ip, #0x1100 @ ...i...s........ 6862306a36Sopenharmony_ci mcr p15, 0, ip, c1, c0, 0 @ ctrl register 6962306a36Sopenharmony_ci ret r0 7062306a36Sopenharmony_ciENDPROC(cpu_mohawk_reset) 7162306a36Sopenharmony_ci .popsection 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci/* 7462306a36Sopenharmony_ci * cpu_mohawk_do_idle() 7562306a36Sopenharmony_ci * 7662306a36Sopenharmony_ci * Called with IRQs disabled 7762306a36Sopenharmony_ci */ 7862306a36Sopenharmony_ci .align 5 7962306a36Sopenharmony_ciENTRY(cpu_mohawk_do_idle) 8062306a36Sopenharmony_ci mov r0, #0 8162306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain write buffer 8262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt 8362306a36Sopenharmony_ci ret lr 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci/* 8662306a36Sopenharmony_ci * flush_icache_all() 8762306a36Sopenharmony_ci * 8862306a36Sopenharmony_ci * Unconditionally clean and invalidate the entire icache. 8962306a36Sopenharmony_ci */ 9062306a36Sopenharmony_ciENTRY(mohawk_flush_icache_all) 9162306a36Sopenharmony_ci mov r0, #0 9262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 9362306a36Sopenharmony_ci ret lr 9462306a36Sopenharmony_ciENDPROC(mohawk_flush_icache_all) 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* 9762306a36Sopenharmony_ci * flush_user_cache_all() 9862306a36Sopenharmony_ci * 9962306a36Sopenharmony_ci * Clean and invalidate all cache entries in a particular 10062306a36Sopenharmony_ci * address space. 10162306a36Sopenharmony_ci */ 10262306a36Sopenharmony_ciENTRY(mohawk_flush_user_cache_all) 10362306a36Sopenharmony_ci /* FALLTHROUGH */ 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* 10662306a36Sopenharmony_ci * flush_kern_cache_all() 10762306a36Sopenharmony_ci * 10862306a36Sopenharmony_ci * Clean and invalidate the entire cache. 10962306a36Sopenharmony_ci */ 11062306a36Sopenharmony_ciENTRY(mohawk_flush_kern_cache_all) 11162306a36Sopenharmony_ci mov r2, #VM_EXEC 11262306a36Sopenharmony_ci mov ip, #0 11362306a36Sopenharmony_ci__flush_whole_cache: 11462306a36Sopenharmony_ci mcr p15, 0, ip, c7, c14, 0 @ clean & invalidate all D cache 11562306a36Sopenharmony_ci tst r2, #VM_EXEC 11662306a36Sopenharmony_ci mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 11762306a36Sopenharmony_ci mcrne p15, 0, ip, c7, c10, 0 @ drain write buffer 11862306a36Sopenharmony_ci ret lr 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci/* 12162306a36Sopenharmony_ci * flush_user_cache_range(start, end, flags) 12262306a36Sopenharmony_ci * 12362306a36Sopenharmony_ci * Clean and invalidate a range of cache entries in the 12462306a36Sopenharmony_ci * specified address range. 12562306a36Sopenharmony_ci * 12662306a36Sopenharmony_ci * - start - start address (inclusive) 12762306a36Sopenharmony_ci * - end - end address (exclusive) 12862306a36Sopenharmony_ci * - flags - vm_flags describing address space 12962306a36Sopenharmony_ci * 13062306a36Sopenharmony_ci * (same as arm926) 13162306a36Sopenharmony_ci */ 13262306a36Sopenharmony_ciENTRY(mohawk_flush_user_cache_range) 13362306a36Sopenharmony_ci mov ip, #0 13462306a36Sopenharmony_ci sub r3, r1, r0 @ calculate total size 13562306a36Sopenharmony_ci cmp r3, #CACHE_DLIMIT 13662306a36Sopenharmony_ci bgt __flush_whole_cache 13762306a36Sopenharmony_ci1: tst r2, #VM_EXEC 13862306a36Sopenharmony_ci mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry 13962306a36Sopenharmony_ci mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 14062306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 14162306a36Sopenharmony_ci mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry 14262306a36Sopenharmony_ci mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 14362306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 14462306a36Sopenharmony_ci cmp r0, r1 14562306a36Sopenharmony_ci blo 1b 14662306a36Sopenharmony_ci tst r2, #VM_EXEC 14762306a36Sopenharmony_ci mcrne p15, 0, ip, c7, c10, 4 @ drain WB 14862306a36Sopenharmony_ci ret lr 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci/* 15162306a36Sopenharmony_ci * coherent_kern_range(start, end) 15262306a36Sopenharmony_ci * 15362306a36Sopenharmony_ci * Ensure coherency between the Icache and the Dcache in the 15462306a36Sopenharmony_ci * region described by start, end. If you have non-snooping 15562306a36Sopenharmony_ci * Harvard caches, you need to implement this function. 15662306a36Sopenharmony_ci * 15762306a36Sopenharmony_ci * - start - virtual start address 15862306a36Sopenharmony_ci * - end - virtual end address 15962306a36Sopenharmony_ci */ 16062306a36Sopenharmony_ciENTRY(mohawk_coherent_kern_range) 16162306a36Sopenharmony_ci /* FALLTHROUGH */ 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci/* 16462306a36Sopenharmony_ci * coherent_user_range(start, end) 16562306a36Sopenharmony_ci * 16662306a36Sopenharmony_ci * Ensure coherency between the Icache and the Dcache in the 16762306a36Sopenharmony_ci * region described by start, end. If you have non-snooping 16862306a36Sopenharmony_ci * Harvard caches, you need to implement this function. 16962306a36Sopenharmony_ci * 17062306a36Sopenharmony_ci * - start - virtual start address 17162306a36Sopenharmony_ci * - end - virtual end address 17262306a36Sopenharmony_ci * 17362306a36Sopenharmony_ci * (same as arm926) 17462306a36Sopenharmony_ci */ 17562306a36Sopenharmony_ciENTRY(mohawk_coherent_user_range) 17662306a36Sopenharmony_ci bic r0, r0, #CACHE_DLINESIZE - 1 17762306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 17862306a36Sopenharmony_ci mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 17962306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 18062306a36Sopenharmony_ci cmp r0, r1 18162306a36Sopenharmony_ci blo 1b 18262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 18362306a36Sopenharmony_ci mov r0, #0 18462306a36Sopenharmony_ci ret lr 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci/* 18762306a36Sopenharmony_ci * flush_kern_dcache_area(void *addr, size_t size) 18862306a36Sopenharmony_ci * 18962306a36Sopenharmony_ci * Ensure no D cache aliasing occurs, either with itself or 19062306a36Sopenharmony_ci * the I cache 19162306a36Sopenharmony_ci * 19262306a36Sopenharmony_ci * - addr - kernel address 19362306a36Sopenharmony_ci * - size - region size 19462306a36Sopenharmony_ci */ 19562306a36Sopenharmony_ciENTRY(mohawk_flush_kern_dcache_area) 19662306a36Sopenharmony_ci add r1, r0, r1 19762306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 19862306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 19962306a36Sopenharmony_ci cmp r0, r1 20062306a36Sopenharmony_ci blo 1b 20162306a36Sopenharmony_ci mov r0, #0 20262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 20362306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 20462306a36Sopenharmony_ci ret lr 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci/* 20762306a36Sopenharmony_ci * dma_inv_range(start, end) 20862306a36Sopenharmony_ci * 20962306a36Sopenharmony_ci * Invalidate (discard) the specified virtual address range. 21062306a36Sopenharmony_ci * May not write back any entries. If 'start' or 'end' 21162306a36Sopenharmony_ci * are not cache line aligned, those lines must be written 21262306a36Sopenharmony_ci * back. 21362306a36Sopenharmony_ci * 21462306a36Sopenharmony_ci * - start - virtual start address 21562306a36Sopenharmony_ci * - end - virtual end address 21662306a36Sopenharmony_ci * 21762306a36Sopenharmony_ci * (same as v4wb) 21862306a36Sopenharmony_ci */ 21962306a36Sopenharmony_cimohawk_dma_inv_range: 22062306a36Sopenharmony_ci tst r0, #CACHE_DLINESIZE - 1 22162306a36Sopenharmony_ci mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 22262306a36Sopenharmony_ci tst r1, #CACHE_DLINESIZE - 1 22362306a36Sopenharmony_ci mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 22462306a36Sopenharmony_ci bic r0, r0, #CACHE_DLINESIZE - 1 22562306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 22662306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 22762306a36Sopenharmony_ci cmp r0, r1 22862306a36Sopenharmony_ci blo 1b 22962306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 23062306a36Sopenharmony_ci ret lr 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci/* 23362306a36Sopenharmony_ci * dma_clean_range(start, end) 23462306a36Sopenharmony_ci * 23562306a36Sopenharmony_ci * Clean the specified virtual address range. 23662306a36Sopenharmony_ci * 23762306a36Sopenharmony_ci * - start - virtual start address 23862306a36Sopenharmony_ci * - end - virtual end address 23962306a36Sopenharmony_ci * 24062306a36Sopenharmony_ci * (same as v4wb) 24162306a36Sopenharmony_ci */ 24262306a36Sopenharmony_cimohawk_dma_clean_range: 24362306a36Sopenharmony_ci bic r0, r0, #CACHE_DLINESIZE - 1 24462306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 24562306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 24662306a36Sopenharmony_ci cmp r0, r1 24762306a36Sopenharmony_ci blo 1b 24862306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 24962306a36Sopenharmony_ci ret lr 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci/* 25262306a36Sopenharmony_ci * dma_flush_range(start, end) 25362306a36Sopenharmony_ci * 25462306a36Sopenharmony_ci * Clean and invalidate the specified virtual address range. 25562306a36Sopenharmony_ci * 25662306a36Sopenharmony_ci * - start - virtual start address 25762306a36Sopenharmony_ci * - end - virtual end address 25862306a36Sopenharmony_ci */ 25962306a36Sopenharmony_ciENTRY(mohawk_dma_flush_range) 26062306a36Sopenharmony_ci bic r0, r0, #CACHE_DLINESIZE - 1 26162306a36Sopenharmony_ci1: 26262306a36Sopenharmony_ci mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 26362306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 26462306a36Sopenharmony_ci cmp r0, r1 26562306a36Sopenharmony_ci blo 1b 26662306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 26762306a36Sopenharmony_ci ret lr 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci/* 27062306a36Sopenharmony_ci * dma_map_area(start, size, dir) 27162306a36Sopenharmony_ci * - start - kernel virtual start address 27262306a36Sopenharmony_ci * - size - size of region 27362306a36Sopenharmony_ci * - dir - DMA direction 27462306a36Sopenharmony_ci */ 27562306a36Sopenharmony_ciENTRY(mohawk_dma_map_area) 27662306a36Sopenharmony_ci add r1, r1, r0 27762306a36Sopenharmony_ci cmp r2, #DMA_TO_DEVICE 27862306a36Sopenharmony_ci beq mohawk_dma_clean_range 27962306a36Sopenharmony_ci bcs mohawk_dma_inv_range 28062306a36Sopenharmony_ci b mohawk_dma_flush_range 28162306a36Sopenharmony_ciENDPROC(mohawk_dma_map_area) 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci/* 28462306a36Sopenharmony_ci * dma_unmap_area(start, size, dir) 28562306a36Sopenharmony_ci * - start - kernel virtual start address 28662306a36Sopenharmony_ci * - size - size of region 28762306a36Sopenharmony_ci * - dir - DMA direction 28862306a36Sopenharmony_ci */ 28962306a36Sopenharmony_ciENTRY(mohawk_dma_unmap_area) 29062306a36Sopenharmony_ci ret lr 29162306a36Sopenharmony_ciENDPROC(mohawk_dma_unmap_area) 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci .globl mohawk_flush_kern_cache_louis 29462306a36Sopenharmony_ci .equ mohawk_flush_kern_cache_louis, mohawk_flush_kern_cache_all 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 29762306a36Sopenharmony_ci define_cache_functions mohawk 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ciENTRY(cpu_mohawk_dcache_clean_area) 30062306a36Sopenharmony_ci1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 30162306a36Sopenharmony_ci add r0, r0, #CACHE_DLINESIZE 30262306a36Sopenharmony_ci subs r1, r1, #CACHE_DLINESIZE 30362306a36Sopenharmony_ci bhi 1b 30462306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 30562306a36Sopenharmony_ci ret lr 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci/* 30862306a36Sopenharmony_ci * cpu_mohawk_switch_mm(pgd) 30962306a36Sopenharmony_ci * 31062306a36Sopenharmony_ci * Set the translation base pointer to be as described by pgd. 31162306a36Sopenharmony_ci * 31262306a36Sopenharmony_ci * pgd: new page tables 31362306a36Sopenharmony_ci */ 31462306a36Sopenharmony_ci .align 5 31562306a36Sopenharmony_ciENTRY(cpu_mohawk_switch_mm) 31662306a36Sopenharmony_ci mov ip, #0 31762306a36Sopenharmony_ci mcr p15, 0, ip, c7, c14, 0 @ clean & invalidate all D cache 31862306a36Sopenharmony_ci mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache 31962306a36Sopenharmony_ci mcr p15, 0, ip, c7, c10, 4 @ drain WB 32062306a36Sopenharmony_ci orr r0, r0, #0x18 @ cache the page table in L2 32162306a36Sopenharmony_ci mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 32262306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 32362306a36Sopenharmony_ci ret lr 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci/* 32662306a36Sopenharmony_ci * cpu_mohawk_set_pte_ext(ptep, pte, ext) 32762306a36Sopenharmony_ci * 32862306a36Sopenharmony_ci * Set a PTE and flush it out 32962306a36Sopenharmony_ci */ 33062306a36Sopenharmony_ci .align 5 33162306a36Sopenharmony_ciENTRY(cpu_mohawk_set_pte_ext) 33262306a36Sopenharmony_ci#ifdef CONFIG_MMU 33362306a36Sopenharmony_ci armv3_set_pte_ext 33462306a36Sopenharmony_ci mov r0, r0 33562306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 1 @ clean D entry 33662306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain WB 33762306a36Sopenharmony_ci ret lr 33862306a36Sopenharmony_ci#endif 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci.globl cpu_mohawk_suspend_size 34162306a36Sopenharmony_ci.equ cpu_mohawk_suspend_size, 4 * 6 34262306a36Sopenharmony_ci#ifdef CONFIG_ARM_CPU_SUSPEND 34362306a36Sopenharmony_ciENTRY(cpu_mohawk_do_suspend) 34462306a36Sopenharmony_ci stmfd sp!, {r4 - r9, lr} 34562306a36Sopenharmony_ci mrc p14, 0, r4, c6, c0, 0 @ clock configuration, for turbo mode 34662306a36Sopenharmony_ci mrc p15, 0, r5, c15, c1, 0 @ CP access reg 34762306a36Sopenharmony_ci mrc p15, 0, r6, c13, c0, 0 @ PID 34862306a36Sopenharmony_ci mrc p15, 0, r7, c3, c0, 0 @ domain ID 34962306a36Sopenharmony_ci mrc p15, 0, r8, c1, c0, 1 @ auxiliary control reg 35062306a36Sopenharmony_ci mrc p15, 0, r9, c1, c0, 0 @ control reg 35162306a36Sopenharmony_ci bic r4, r4, #2 @ clear frequency change bit 35262306a36Sopenharmony_ci stmia r0, {r4 - r9} @ store cp regs 35362306a36Sopenharmony_ci ldmia sp!, {r4 - r9, pc} 35462306a36Sopenharmony_ciENDPROC(cpu_mohawk_do_suspend) 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ciENTRY(cpu_mohawk_do_resume) 35762306a36Sopenharmony_ci ldmia r0, {r4 - r9} @ load cp regs 35862306a36Sopenharmony_ci mov ip, #0 35962306a36Sopenharmony_ci mcr p15, 0, ip, c7, c7, 0 @ invalidate I & D caches, BTB 36062306a36Sopenharmony_ci mcr p15, 0, ip, c7, c10, 4 @ drain write (&fill) buffer 36162306a36Sopenharmony_ci mcr p15, 0, ip, c7, c5, 4 @ flush prefetch buffer 36262306a36Sopenharmony_ci mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 36362306a36Sopenharmony_ci mcr p14, 0, r4, c6, c0, 0 @ clock configuration, turbo mode. 36462306a36Sopenharmony_ci mcr p15, 0, r5, c15, c1, 0 @ CP access reg 36562306a36Sopenharmony_ci mcr p15, 0, r6, c13, c0, 0 @ PID 36662306a36Sopenharmony_ci mcr p15, 0, r7, c3, c0, 0 @ domain ID 36762306a36Sopenharmony_ci orr r1, r1, #0x18 @ cache the page table in L2 36862306a36Sopenharmony_ci mcr p15, 0, r1, c2, c0, 0 @ translation table base addr 36962306a36Sopenharmony_ci mcr p15, 0, r8, c1, c0, 1 @ auxiliary control reg 37062306a36Sopenharmony_ci mov r0, r9 @ control register 37162306a36Sopenharmony_ci b cpu_resume_mmu 37262306a36Sopenharmony_ciENDPROC(cpu_mohawk_do_resume) 37362306a36Sopenharmony_ci#endif 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci .type __mohawk_setup, #function 37662306a36Sopenharmony_ci__mohawk_setup: 37762306a36Sopenharmony_ci mov r0, #0 37862306a36Sopenharmony_ci mcr p15, 0, r0, c7, c7 @ invalidate I,D caches 37962306a36Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 @ drain write buffer 38062306a36Sopenharmony_ci mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs 38162306a36Sopenharmony_ci orr r4, r4, #0x18 @ cache the page table in L2 38262306a36Sopenharmony_ci mcr p15, 0, r4, c2, c0, 0 @ load page table pointer 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci mov r0, #0 @ don't allow CP access 38562306a36Sopenharmony_ci mcr p15, 0, r0, c15, c1, 0 @ write CP access register 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci adr r5, mohawk_crval 38862306a36Sopenharmony_ci ldmia r5, {r5, r6} 38962306a36Sopenharmony_ci mrc p15, 0, r0, c1, c0 @ get control register 39062306a36Sopenharmony_ci bic r0, r0, r5 39162306a36Sopenharmony_ci orr r0, r0, r6 39262306a36Sopenharmony_ci ret lr 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci .size __mohawk_setup, . - __mohawk_setup 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci /* 39762306a36Sopenharmony_ci * R 39862306a36Sopenharmony_ci * .RVI ZFRS BLDP WCAM 39962306a36Sopenharmony_ci * .011 1001 ..00 0101 40062306a36Sopenharmony_ci * 40162306a36Sopenharmony_ci */ 40262306a36Sopenharmony_ci .type mohawk_crval, #object 40362306a36Sopenharmony_cimohawk_crval: 40462306a36Sopenharmony_ci crval clear=0x00007f3f, mmuset=0x00003905, ucset=0x00001134 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci __INITDATA 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 40962306a36Sopenharmony_ci define_processor_functions mohawk, dabort=v5t_early_abort, pabort=legacy_pabort 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci .section ".rodata" 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci string cpu_arch_name, "armv5te" 41462306a36Sopenharmony_ci string cpu_elf_name, "v5" 41562306a36Sopenharmony_ci string cpu_mohawk_name, "Marvell 88SV331x" 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci .align 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci .section ".proc.info.init", "a" 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci .type __88sv331x_proc_info,#object 42262306a36Sopenharmony_ci__88sv331x_proc_info: 42362306a36Sopenharmony_ci .long 0x56158000 @ Marvell 88SV331x (MOHAWK) 42462306a36Sopenharmony_ci .long 0xfffff000 42562306a36Sopenharmony_ci .long PMD_TYPE_SECT | \ 42662306a36Sopenharmony_ci PMD_SECT_BUFFERABLE | \ 42762306a36Sopenharmony_ci PMD_SECT_CACHEABLE | \ 42862306a36Sopenharmony_ci PMD_BIT4 | \ 42962306a36Sopenharmony_ci PMD_SECT_AP_WRITE | \ 43062306a36Sopenharmony_ci PMD_SECT_AP_READ 43162306a36Sopenharmony_ci .long PMD_TYPE_SECT | \ 43262306a36Sopenharmony_ci PMD_BIT4 | \ 43362306a36Sopenharmony_ci PMD_SECT_AP_WRITE | \ 43462306a36Sopenharmony_ci PMD_SECT_AP_READ 43562306a36Sopenharmony_ci initfn __mohawk_setup, __88sv331x_proc_info 43662306a36Sopenharmony_ci .long cpu_arch_name 43762306a36Sopenharmony_ci .long cpu_elf_name 43862306a36Sopenharmony_ci .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP 43962306a36Sopenharmony_ci .long cpu_mohawk_name 44062306a36Sopenharmony_ci .long mohawk_processor_functions 44162306a36Sopenharmony_ci .long v4wbi_tlb_fns 44262306a36Sopenharmony_ci .long v4wb_user_fns 44362306a36Sopenharmony_ci .long mohawk_cache_fns 44462306a36Sopenharmony_ci .size __88sv331x_proc_info, . - __88sv331x_proc_info 445