162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * arch/arm/mm/cache-xsc3l2.c - XScale3 L2 cache controller support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2007 ARM Limited 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/init.h> 862306a36Sopenharmony_ci#include <linux/highmem.h> 962306a36Sopenharmony_ci#include <asm/cp15.h> 1062306a36Sopenharmony_ci#include <asm/cputype.h> 1162306a36Sopenharmony_ci#include <asm/cacheflush.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define CR_L2 (1 << 26) 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define CACHE_LINE_SIZE 32 1662306a36Sopenharmony_ci#define CACHE_LINE_SHIFT 5 1762306a36Sopenharmony_ci#define CACHE_WAY_PER_SET 8 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define CACHE_WAY_SIZE(l2ctype) (8192 << (((l2ctype) >> 8) & 0xf)) 2062306a36Sopenharmony_ci#define CACHE_SET_SIZE(l2ctype) (CACHE_WAY_SIZE(l2ctype) >> CACHE_LINE_SHIFT) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic inline int xsc3_l2_present(void) 2362306a36Sopenharmony_ci{ 2462306a36Sopenharmony_ci unsigned long l2ctype; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci __asm__("mrc p15, 1, %0, c0, c0, 1" : "=r" (l2ctype)); 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci return !!(l2ctype & 0xf8); 2962306a36Sopenharmony_ci} 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistatic inline void xsc3_l2_clean_mva(unsigned long addr) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci __asm__("mcr p15, 1, %0, c7, c11, 1" : : "r" (addr)); 3462306a36Sopenharmony_ci} 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic inline void xsc3_l2_inv_mva(unsigned long addr) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci __asm__("mcr p15, 1, %0, c7, c7, 1" : : "r" (addr)); 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic inline void xsc3_l2_inv_all(void) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci unsigned long l2ctype, set_way; 4462306a36Sopenharmony_ci int set, way; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci __asm__("mrc p15, 1, %0, c0, c0, 1" : "=r" (l2ctype)); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci for (set = 0; set < CACHE_SET_SIZE(l2ctype); set++) { 4962306a36Sopenharmony_ci for (way = 0; way < CACHE_WAY_PER_SET; way++) { 5062306a36Sopenharmony_ci set_way = (way << 29) | (set << 5); 5162306a36Sopenharmony_ci __asm__("mcr p15, 1, %0, c7, c11, 2" : : "r"(set_way)); 5262306a36Sopenharmony_ci } 5362306a36Sopenharmony_ci } 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci dsb(); 5662306a36Sopenharmony_ci} 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic inline void l2_unmap_va(unsigned long va) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci#ifdef CONFIG_HIGHMEM 6162306a36Sopenharmony_ci if (va != -1) 6262306a36Sopenharmony_ci kunmap_atomic((void *)va); 6362306a36Sopenharmony_ci#endif 6462306a36Sopenharmony_ci} 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic inline unsigned long l2_map_va(unsigned long pa, unsigned long prev_va) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci#ifdef CONFIG_HIGHMEM 6962306a36Sopenharmony_ci unsigned long va = prev_va & PAGE_MASK; 7062306a36Sopenharmony_ci unsigned long pa_offset = pa << (32 - PAGE_SHIFT); 7162306a36Sopenharmony_ci if (unlikely(pa_offset < (prev_va << (32 - PAGE_SHIFT)))) { 7262306a36Sopenharmony_ci /* 7362306a36Sopenharmony_ci * Switching to a new page. Because cache ops are 7462306a36Sopenharmony_ci * using virtual addresses only, we must put a mapping 7562306a36Sopenharmony_ci * in place for it. 7662306a36Sopenharmony_ci */ 7762306a36Sopenharmony_ci l2_unmap_va(prev_va); 7862306a36Sopenharmony_ci va = (unsigned long)kmap_atomic_pfn(pa >> PAGE_SHIFT); 7962306a36Sopenharmony_ci } 8062306a36Sopenharmony_ci return va + (pa_offset >> (32 - PAGE_SHIFT)); 8162306a36Sopenharmony_ci#else 8262306a36Sopenharmony_ci return __phys_to_virt(pa); 8362306a36Sopenharmony_ci#endif 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic void xsc3_l2_inv_range(unsigned long start, unsigned long end) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci unsigned long vaddr; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci if (start == 0 && end == -1ul) { 9162306a36Sopenharmony_ci xsc3_l2_inv_all(); 9262306a36Sopenharmony_ci return; 9362306a36Sopenharmony_ci } 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci vaddr = -1; /* to force the first mapping */ 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci /* 9862306a36Sopenharmony_ci * Clean and invalidate partial first cache line. 9962306a36Sopenharmony_ci */ 10062306a36Sopenharmony_ci if (start & (CACHE_LINE_SIZE - 1)) { 10162306a36Sopenharmony_ci vaddr = l2_map_va(start & ~(CACHE_LINE_SIZE - 1), vaddr); 10262306a36Sopenharmony_ci xsc3_l2_clean_mva(vaddr); 10362306a36Sopenharmony_ci xsc3_l2_inv_mva(vaddr); 10462306a36Sopenharmony_ci start = (start | (CACHE_LINE_SIZE - 1)) + 1; 10562306a36Sopenharmony_ci } 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* 10862306a36Sopenharmony_ci * Invalidate all full cache lines between 'start' and 'end'. 10962306a36Sopenharmony_ci */ 11062306a36Sopenharmony_ci while (start < (end & ~(CACHE_LINE_SIZE - 1))) { 11162306a36Sopenharmony_ci vaddr = l2_map_va(start, vaddr); 11262306a36Sopenharmony_ci xsc3_l2_inv_mva(vaddr); 11362306a36Sopenharmony_ci start += CACHE_LINE_SIZE; 11462306a36Sopenharmony_ci } 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci /* 11762306a36Sopenharmony_ci * Clean and invalidate partial last cache line. 11862306a36Sopenharmony_ci */ 11962306a36Sopenharmony_ci if (start < end) { 12062306a36Sopenharmony_ci vaddr = l2_map_va(start, vaddr); 12162306a36Sopenharmony_ci xsc3_l2_clean_mva(vaddr); 12262306a36Sopenharmony_ci xsc3_l2_inv_mva(vaddr); 12362306a36Sopenharmony_ci } 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci l2_unmap_va(vaddr); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci dsb(); 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic void xsc3_l2_clean_range(unsigned long start, unsigned long end) 13162306a36Sopenharmony_ci{ 13262306a36Sopenharmony_ci unsigned long vaddr; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci vaddr = -1; /* to force the first mapping */ 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci start &= ~(CACHE_LINE_SIZE - 1); 13762306a36Sopenharmony_ci while (start < end) { 13862306a36Sopenharmony_ci vaddr = l2_map_va(start, vaddr); 13962306a36Sopenharmony_ci xsc3_l2_clean_mva(vaddr); 14062306a36Sopenharmony_ci start += CACHE_LINE_SIZE; 14162306a36Sopenharmony_ci } 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci l2_unmap_va(vaddr); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci dsb(); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci/* 14962306a36Sopenharmony_ci * optimize L2 flush all operation by set/way format 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_cistatic inline void xsc3_l2_flush_all(void) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci unsigned long l2ctype, set_way; 15462306a36Sopenharmony_ci int set, way; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci __asm__("mrc p15, 1, %0, c0, c0, 1" : "=r" (l2ctype)); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci for (set = 0; set < CACHE_SET_SIZE(l2ctype); set++) { 15962306a36Sopenharmony_ci for (way = 0; way < CACHE_WAY_PER_SET; way++) { 16062306a36Sopenharmony_ci set_way = (way << 29) | (set << 5); 16162306a36Sopenharmony_ci __asm__("mcr p15, 1, %0, c7, c15, 2" : : "r"(set_way)); 16262306a36Sopenharmony_ci } 16362306a36Sopenharmony_ci } 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci dsb(); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic void xsc3_l2_flush_range(unsigned long start, unsigned long end) 16962306a36Sopenharmony_ci{ 17062306a36Sopenharmony_ci unsigned long vaddr; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci if (start == 0 && end == -1ul) { 17362306a36Sopenharmony_ci xsc3_l2_flush_all(); 17462306a36Sopenharmony_ci return; 17562306a36Sopenharmony_ci } 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci vaddr = -1; /* to force the first mapping */ 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci start &= ~(CACHE_LINE_SIZE - 1); 18062306a36Sopenharmony_ci while (start < end) { 18162306a36Sopenharmony_ci vaddr = l2_map_va(start, vaddr); 18262306a36Sopenharmony_ci xsc3_l2_clean_mva(vaddr); 18362306a36Sopenharmony_ci xsc3_l2_inv_mva(vaddr); 18462306a36Sopenharmony_ci start += CACHE_LINE_SIZE; 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci l2_unmap_va(vaddr); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci dsb(); 19062306a36Sopenharmony_ci} 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic int __init xsc3_l2_init(void) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci if (!cpu_is_xsc3() || !xsc3_l2_present()) 19562306a36Sopenharmony_ci return 0; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci if (get_cr() & CR_L2) { 19862306a36Sopenharmony_ci pr_info("XScale3 L2 cache enabled.\n"); 19962306a36Sopenharmony_ci xsc3_l2_inv_all(); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci outer_cache.inv_range = xsc3_l2_inv_range; 20262306a36Sopenharmony_ci outer_cache.clean_range = xsc3_l2_clean_range; 20362306a36Sopenharmony_ci outer_cache.flush_range = xsc3_l2_flush_range; 20462306a36Sopenharmony_ci } 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci return 0; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_cicore_initcall(xsc3_l2_init); 209