162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  linux/arch/arm/mm/cache-v4.S
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 1997-2002 Russell king
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci#include <linux/linkage.h>
862306a36Sopenharmony_ci#include <linux/init.h>
962306a36Sopenharmony_ci#include <asm/assembler.h>
1062306a36Sopenharmony_ci#include <asm/page.h>
1162306a36Sopenharmony_ci#include "proc-macros.S"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/*
1462306a36Sopenharmony_ci *	flush_icache_all()
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci *	Unconditionally clean and invalidate the entire icache.
1762306a36Sopenharmony_ci */
1862306a36Sopenharmony_ciENTRY(v4_flush_icache_all)
1962306a36Sopenharmony_ci	ret	lr
2062306a36Sopenharmony_ciENDPROC(v4_flush_icache_all)
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/*
2362306a36Sopenharmony_ci *	flush_user_cache_all()
2462306a36Sopenharmony_ci *
2562306a36Sopenharmony_ci *	Invalidate all cache entries in a particular address
2662306a36Sopenharmony_ci *	space.
2762306a36Sopenharmony_ci *
2862306a36Sopenharmony_ci *	- mm	- mm_struct describing address space
2962306a36Sopenharmony_ci */
3062306a36Sopenharmony_ciENTRY(v4_flush_user_cache_all)
3162306a36Sopenharmony_ci	/* FALLTHROUGH */
3262306a36Sopenharmony_ci/*
3362306a36Sopenharmony_ci *	flush_kern_cache_all()
3462306a36Sopenharmony_ci *
3562306a36Sopenharmony_ci *	Clean and invalidate the entire cache.
3662306a36Sopenharmony_ci */
3762306a36Sopenharmony_ciENTRY(v4_flush_kern_cache_all)
3862306a36Sopenharmony_ci#ifdef CONFIG_CPU_CP15
3962306a36Sopenharmony_ci	mov	r0, #0
4062306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c7, 0		@ flush ID cache
4162306a36Sopenharmony_ci	ret	lr
4262306a36Sopenharmony_ci#else
4362306a36Sopenharmony_ci	/* FALLTHROUGH */
4462306a36Sopenharmony_ci#endif
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci/*
4762306a36Sopenharmony_ci *	flush_user_cache_range(start, end, flags)
4862306a36Sopenharmony_ci *
4962306a36Sopenharmony_ci *	Invalidate a range of cache entries in the specified
5062306a36Sopenharmony_ci *	address space.
5162306a36Sopenharmony_ci *
5262306a36Sopenharmony_ci *	- start - start address (may not be aligned)
5362306a36Sopenharmony_ci *	- end	- end address (exclusive, may not be aligned)
5462306a36Sopenharmony_ci *	- flags	- vma_area_struct flags describing address space
5562306a36Sopenharmony_ci */
5662306a36Sopenharmony_ciENTRY(v4_flush_user_cache_range)
5762306a36Sopenharmony_ci#ifdef CONFIG_CPU_CP15
5862306a36Sopenharmony_ci	mov	ip, #0
5962306a36Sopenharmony_ci	mcr	p15, 0, ip, c7, c7, 0		@ flush ID cache
6062306a36Sopenharmony_ci	ret	lr
6162306a36Sopenharmony_ci#else
6262306a36Sopenharmony_ci	/* FALLTHROUGH */
6362306a36Sopenharmony_ci#endif
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci/*
6662306a36Sopenharmony_ci *	coherent_kern_range(start, end)
6762306a36Sopenharmony_ci *
6862306a36Sopenharmony_ci *	Ensure coherency between the Icache and the Dcache in the
6962306a36Sopenharmony_ci *	region described by start.  If you have non-snooping
7062306a36Sopenharmony_ci *	Harvard caches, you need to implement this function.
7162306a36Sopenharmony_ci *
7262306a36Sopenharmony_ci *	- start  - virtual start address
7362306a36Sopenharmony_ci *	- end	 - virtual end address
7462306a36Sopenharmony_ci */
7562306a36Sopenharmony_ciENTRY(v4_coherent_kern_range)
7662306a36Sopenharmony_ci	/* FALLTHROUGH */
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/*
7962306a36Sopenharmony_ci *	coherent_user_range(start, end)
8062306a36Sopenharmony_ci *
8162306a36Sopenharmony_ci *	Ensure coherency between the Icache and the Dcache in the
8262306a36Sopenharmony_ci *	region described by start.  If you have non-snooping
8362306a36Sopenharmony_ci *	Harvard caches, you need to implement this function.
8462306a36Sopenharmony_ci *
8562306a36Sopenharmony_ci *	- start  - virtual start address
8662306a36Sopenharmony_ci *	- end	 - virtual end address
8762306a36Sopenharmony_ci */
8862306a36Sopenharmony_ciENTRY(v4_coherent_user_range)
8962306a36Sopenharmony_ci	mov	r0, #0
9062306a36Sopenharmony_ci	ret	lr
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/*
9362306a36Sopenharmony_ci *	flush_kern_dcache_area(void *addr, size_t size)
9462306a36Sopenharmony_ci *
9562306a36Sopenharmony_ci *	Ensure no D cache aliasing occurs, either with itself or
9662306a36Sopenharmony_ci *	the I cache
9762306a36Sopenharmony_ci *
9862306a36Sopenharmony_ci *	- addr	- kernel address
9962306a36Sopenharmony_ci *	- size	- region size
10062306a36Sopenharmony_ci */
10162306a36Sopenharmony_ciENTRY(v4_flush_kern_dcache_area)
10262306a36Sopenharmony_ci	/* FALLTHROUGH */
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/*
10562306a36Sopenharmony_ci *	dma_flush_range(start, end)
10662306a36Sopenharmony_ci *
10762306a36Sopenharmony_ci *	Clean and invalidate the specified virtual address range.
10862306a36Sopenharmony_ci *
10962306a36Sopenharmony_ci *	- start  - virtual start address
11062306a36Sopenharmony_ci *	- end	 - virtual end address
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_ciENTRY(v4_dma_flush_range)
11362306a36Sopenharmony_ci#ifdef CONFIG_CPU_CP15
11462306a36Sopenharmony_ci	mov	r0, #0
11562306a36Sopenharmony_ci	mcr	p15, 0, r0, c7, c7, 0		@ flush ID cache
11662306a36Sopenharmony_ci#endif
11762306a36Sopenharmony_ci	ret	lr
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci/*
12062306a36Sopenharmony_ci *	dma_unmap_area(start, size, dir)
12162306a36Sopenharmony_ci *	- start	- kernel virtual start address
12262306a36Sopenharmony_ci *	- size	- size of region
12362306a36Sopenharmony_ci *	- dir	- DMA direction
12462306a36Sopenharmony_ci */
12562306a36Sopenharmony_ciENTRY(v4_dma_unmap_area)
12662306a36Sopenharmony_ci	teq	r2, #DMA_TO_DEVICE
12762306a36Sopenharmony_ci	bne	v4_dma_flush_range
12862306a36Sopenharmony_ci	/* FALLTHROUGH */
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci/*
13162306a36Sopenharmony_ci *	dma_map_area(start, size, dir)
13262306a36Sopenharmony_ci *	- start	- kernel virtual start address
13362306a36Sopenharmony_ci *	- size	- size of region
13462306a36Sopenharmony_ci *	- dir	- DMA direction
13562306a36Sopenharmony_ci */
13662306a36Sopenharmony_ciENTRY(v4_dma_map_area)
13762306a36Sopenharmony_ci	ret	lr
13862306a36Sopenharmony_ciENDPROC(v4_dma_unmap_area)
13962306a36Sopenharmony_ciENDPROC(v4_dma_map_area)
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	.globl	v4_flush_kern_cache_louis
14262306a36Sopenharmony_ci	.equ	v4_flush_kern_cache_louis, v4_flush_kern_cache_all
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	__INITDATA
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
14762306a36Sopenharmony_ci	define_cache_functions v4
148