162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * arch/arm/mm/cache-feroceon-l2.c - Feroceon L2 cache controller support
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2008 Marvell Semiconductor
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * References:
862306a36Sopenharmony_ci * - Unified Layer 2 Cache for Feroceon CPU Cores,
962306a36Sopenharmony_ci *   Document ID MV-S104858-00, Rev. A, October 23 2007.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/init.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_address.h>
1562306a36Sopenharmony_ci#include <linux/highmem.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <asm/cacheflush.h>
1862306a36Sopenharmony_ci#include <asm/cp15.h>
1962306a36Sopenharmony_ci#include <asm/hardware/cache-feroceon-l2.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define L2_WRITETHROUGH_KIRKWOOD	BIT(4)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/*
2462306a36Sopenharmony_ci * Low-level cache maintenance operations.
2562306a36Sopenharmony_ci *
2662306a36Sopenharmony_ci * As well as the regular 'clean/invalidate/flush L2 cache line by
2762306a36Sopenharmony_ci * MVA' instructions, the Feroceon L2 cache controller also features
2862306a36Sopenharmony_ci * 'clean/invalidate L2 range by MVA' operations.
2962306a36Sopenharmony_ci *
3062306a36Sopenharmony_ci * Cache range operations are initiated by writing the start and
3162306a36Sopenharmony_ci * end addresses to successive cp15 registers, and process every
3262306a36Sopenharmony_ci * cache line whose first byte address lies in the inclusive range
3362306a36Sopenharmony_ci * [start:end].
3462306a36Sopenharmony_ci *
3562306a36Sopenharmony_ci * The cache range operations stall the CPU pipeline until completion.
3662306a36Sopenharmony_ci *
3762306a36Sopenharmony_ci * The range operations require two successive cp15 writes, in
3862306a36Sopenharmony_ci * between which we don't want to be preempted.
3962306a36Sopenharmony_ci */
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic inline unsigned long l2_get_va(unsigned long paddr)
4262306a36Sopenharmony_ci{
4362306a36Sopenharmony_ci#ifdef CONFIG_HIGHMEM
4462306a36Sopenharmony_ci	/*
4562306a36Sopenharmony_ci	 * Because range ops can't be done on physical addresses,
4662306a36Sopenharmony_ci	 * we simply install a virtual mapping for it only for the
4762306a36Sopenharmony_ci	 * TLB lookup to occur, hence no need to flush the untouched
4862306a36Sopenharmony_ci	 * memory mapping afterwards (note: a cache flush may happen
4962306a36Sopenharmony_ci	 * in some circumstances depending on the path taken in kunmap_atomic).
5062306a36Sopenharmony_ci	 */
5162306a36Sopenharmony_ci	void *vaddr = kmap_atomic_pfn(paddr >> PAGE_SHIFT);
5262306a36Sopenharmony_ci	return (unsigned long)vaddr + (paddr & ~PAGE_MASK);
5362306a36Sopenharmony_ci#else
5462306a36Sopenharmony_ci	return __phys_to_virt(paddr);
5562306a36Sopenharmony_ci#endif
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic inline void l2_put_va(unsigned long vaddr)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci#ifdef CONFIG_HIGHMEM
6162306a36Sopenharmony_ci	kunmap_atomic((void *)vaddr);
6262306a36Sopenharmony_ci#endif
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic inline void l2_clean_pa(unsigned long addr)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c9, 3" : : "r" (addr));
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic inline void l2_clean_pa_range(unsigned long start, unsigned long end)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	unsigned long va_start, va_end, flags;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	/*
7562306a36Sopenharmony_ci	 * Make sure 'start' and 'end' reference the same page, as
7662306a36Sopenharmony_ci	 * L2 is PIPT and range operations only do a TLB lookup on
7762306a36Sopenharmony_ci	 * the start address.
7862306a36Sopenharmony_ci	 */
7962306a36Sopenharmony_ci	BUG_ON((start ^ end) >> PAGE_SHIFT);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	va_start = l2_get_va(start);
8262306a36Sopenharmony_ci	va_end = va_start + (end - start);
8362306a36Sopenharmony_ci	raw_local_irq_save(flags);
8462306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c9, 4\n\t"
8562306a36Sopenharmony_ci		"mcr p15, 1, %1, c15, c9, 5"
8662306a36Sopenharmony_ci		: : "r" (va_start), "r" (va_end));
8762306a36Sopenharmony_ci	raw_local_irq_restore(flags);
8862306a36Sopenharmony_ci	l2_put_va(va_start);
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic inline void l2_clean_inv_pa(unsigned long addr)
9262306a36Sopenharmony_ci{
9362306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c10, 3" : : "r" (addr));
9462306a36Sopenharmony_ci}
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic inline void l2_inv_pa(unsigned long addr)
9762306a36Sopenharmony_ci{
9862306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c11, 3" : : "r" (addr));
9962306a36Sopenharmony_ci}
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic inline void l2_inv_pa_range(unsigned long start, unsigned long end)
10262306a36Sopenharmony_ci{
10362306a36Sopenharmony_ci	unsigned long va_start, va_end, flags;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	/*
10662306a36Sopenharmony_ci	 * Make sure 'start' and 'end' reference the same page, as
10762306a36Sopenharmony_ci	 * L2 is PIPT and range operations only do a TLB lookup on
10862306a36Sopenharmony_ci	 * the start address.
10962306a36Sopenharmony_ci	 */
11062306a36Sopenharmony_ci	BUG_ON((start ^ end) >> PAGE_SHIFT);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	va_start = l2_get_va(start);
11362306a36Sopenharmony_ci	va_end = va_start + (end - start);
11462306a36Sopenharmony_ci	raw_local_irq_save(flags);
11562306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c11, 4\n\t"
11662306a36Sopenharmony_ci		"mcr p15, 1, %1, c15, c11, 5"
11762306a36Sopenharmony_ci		: : "r" (va_start), "r" (va_end));
11862306a36Sopenharmony_ci	raw_local_irq_restore(flags);
11962306a36Sopenharmony_ci	l2_put_va(va_start);
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic inline void l2_inv_all(void)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c11, 0" : : "r" (0));
12562306a36Sopenharmony_ci}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/*
12862306a36Sopenharmony_ci * Linux primitives.
12962306a36Sopenharmony_ci *
13062306a36Sopenharmony_ci * Note that the end addresses passed to Linux primitives are
13162306a36Sopenharmony_ci * noninclusive, while the hardware cache range operations use
13262306a36Sopenharmony_ci * inclusive start and end addresses.
13362306a36Sopenharmony_ci */
13462306a36Sopenharmony_ci#define CACHE_LINE_SIZE		32
13562306a36Sopenharmony_ci#define MAX_RANGE_SIZE		1024
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int l2_wt_override;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic unsigned long calc_range_end(unsigned long start, unsigned long end)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	unsigned long range_end;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	BUG_ON(start & (CACHE_LINE_SIZE - 1));
14462306a36Sopenharmony_ci	BUG_ON(end & (CACHE_LINE_SIZE - 1));
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	/*
14762306a36Sopenharmony_ci	 * Try to process all cache lines between 'start' and 'end'.
14862306a36Sopenharmony_ci	 */
14962306a36Sopenharmony_ci	range_end = end;
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	/*
15262306a36Sopenharmony_ci	 * Limit the number of cache lines processed at once,
15362306a36Sopenharmony_ci	 * since cache range operations stall the CPU pipeline
15462306a36Sopenharmony_ci	 * until completion.
15562306a36Sopenharmony_ci	 */
15662306a36Sopenharmony_ci	if (range_end > start + MAX_RANGE_SIZE)
15762306a36Sopenharmony_ci		range_end = start + MAX_RANGE_SIZE;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	/*
16062306a36Sopenharmony_ci	 * Cache range operations can't straddle a page boundary.
16162306a36Sopenharmony_ci	 */
16262306a36Sopenharmony_ci	if (range_end > (start | (PAGE_SIZE - 1)) + 1)
16362306a36Sopenharmony_ci		range_end = (start | (PAGE_SIZE - 1)) + 1;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	return range_end;
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic void feroceon_l2_inv_range(unsigned long start, unsigned long end)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	/*
17162306a36Sopenharmony_ci	 * Clean and invalidate partial first cache line.
17262306a36Sopenharmony_ci	 */
17362306a36Sopenharmony_ci	if (start & (CACHE_LINE_SIZE - 1)) {
17462306a36Sopenharmony_ci		l2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1));
17562306a36Sopenharmony_ci		start = (start | (CACHE_LINE_SIZE - 1)) + 1;
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/*
17962306a36Sopenharmony_ci	 * Clean and invalidate partial last cache line.
18062306a36Sopenharmony_ci	 */
18162306a36Sopenharmony_ci	if (start < end && end & (CACHE_LINE_SIZE - 1)) {
18262306a36Sopenharmony_ci		l2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1));
18362306a36Sopenharmony_ci		end &= ~(CACHE_LINE_SIZE - 1);
18462306a36Sopenharmony_ci	}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	/*
18762306a36Sopenharmony_ci	 * Invalidate all full cache lines between 'start' and 'end'.
18862306a36Sopenharmony_ci	 */
18962306a36Sopenharmony_ci	while (start < end) {
19062306a36Sopenharmony_ci		unsigned long range_end = calc_range_end(start, end);
19162306a36Sopenharmony_ci		l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
19262306a36Sopenharmony_ci		start = range_end;
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	dsb();
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic void feroceon_l2_clean_range(unsigned long start, unsigned long end)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	/*
20162306a36Sopenharmony_ci	 * If L2 is forced to WT, the L2 will always be clean and we
20262306a36Sopenharmony_ci	 * don't need to do anything here.
20362306a36Sopenharmony_ci	 */
20462306a36Sopenharmony_ci	if (!l2_wt_override) {
20562306a36Sopenharmony_ci		start &= ~(CACHE_LINE_SIZE - 1);
20662306a36Sopenharmony_ci		end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
20762306a36Sopenharmony_ci		while (start != end) {
20862306a36Sopenharmony_ci			unsigned long range_end = calc_range_end(start, end);
20962306a36Sopenharmony_ci			l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
21062306a36Sopenharmony_ci			start = range_end;
21162306a36Sopenharmony_ci		}
21262306a36Sopenharmony_ci	}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	dsb();
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic void feroceon_l2_flush_range(unsigned long start, unsigned long end)
21862306a36Sopenharmony_ci{
21962306a36Sopenharmony_ci	start &= ~(CACHE_LINE_SIZE - 1);
22062306a36Sopenharmony_ci	end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
22162306a36Sopenharmony_ci	while (start != end) {
22262306a36Sopenharmony_ci		unsigned long range_end = calc_range_end(start, end);
22362306a36Sopenharmony_ci		if (!l2_wt_override)
22462306a36Sopenharmony_ci			l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
22562306a36Sopenharmony_ci		l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
22662306a36Sopenharmony_ci		start = range_end;
22762306a36Sopenharmony_ci	}
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	dsb();
23062306a36Sopenharmony_ci}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci/*
23462306a36Sopenharmony_ci * Routines to disable and re-enable the D-cache and I-cache at run
23562306a36Sopenharmony_ci * time.  These are necessary because the L2 cache can only be enabled
23662306a36Sopenharmony_ci * or disabled while the L1 Dcache and Icache are both disabled.
23762306a36Sopenharmony_ci */
23862306a36Sopenharmony_cistatic int __init flush_and_disable_dcache(void)
23962306a36Sopenharmony_ci{
24062306a36Sopenharmony_ci	u32 cr;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	cr = get_cr();
24362306a36Sopenharmony_ci	if (cr & CR_C) {
24462306a36Sopenharmony_ci		unsigned long flags;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci		raw_local_irq_save(flags);
24762306a36Sopenharmony_ci		flush_cache_all();
24862306a36Sopenharmony_ci		set_cr(cr & ~CR_C);
24962306a36Sopenharmony_ci		raw_local_irq_restore(flags);
25062306a36Sopenharmony_ci		return 1;
25162306a36Sopenharmony_ci	}
25262306a36Sopenharmony_ci	return 0;
25362306a36Sopenharmony_ci}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic void __init enable_dcache(void)
25662306a36Sopenharmony_ci{
25762306a36Sopenharmony_ci	u32 cr;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	cr = get_cr();
26062306a36Sopenharmony_ci	set_cr(cr | CR_C);
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic void __init __invalidate_icache(void)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	__asm__("mcr p15, 0, %0, c7, c5, 0" : : "r" (0));
26662306a36Sopenharmony_ci}
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic int __init invalidate_and_disable_icache(void)
26962306a36Sopenharmony_ci{
27062306a36Sopenharmony_ci	u32 cr;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	cr = get_cr();
27362306a36Sopenharmony_ci	if (cr & CR_I) {
27462306a36Sopenharmony_ci		set_cr(cr & ~CR_I);
27562306a36Sopenharmony_ci		__invalidate_icache();
27662306a36Sopenharmony_ci		return 1;
27762306a36Sopenharmony_ci	}
27862306a36Sopenharmony_ci	return 0;
27962306a36Sopenharmony_ci}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic void __init enable_icache(void)
28262306a36Sopenharmony_ci{
28362306a36Sopenharmony_ci	u32 cr;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	cr = get_cr();
28662306a36Sopenharmony_ci	set_cr(cr | CR_I);
28762306a36Sopenharmony_ci}
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic inline u32 read_extra_features(void)
29062306a36Sopenharmony_ci{
29162306a36Sopenharmony_ci	u32 u;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	__asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (u));
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	return u;
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic inline void write_extra_features(u32 u)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	__asm__("mcr p15, 1, %0, c15, c1, 0" : : "r" (u));
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic void __init disable_l2_prefetch(void)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	u32 u;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	/*
30862306a36Sopenharmony_ci	 * Read the CPU Extra Features register and verify that the
30962306a36Sopenharmony_ci	 * Disable L2 Prefetch bit is set.
31062306a36Sopenharmony_ci	 */
31162306a36Sopenharmony_ci	u = read_extra_features();
31262306a36Sopenharmony_ci	if (!(u & 0x01000000)) {
31362306a36Sopenharmony_ci		pr_info("Feroceon L2: Disabling L2 prefetch.\n");
31462306a36Sopenharmony_ci		write_extra_features(u | 0x01000000);
31562306a36Sopenharmony_ci	}
31662306a36Sopenharmony_ci}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic void __init enable_l2(void)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	u32 u;
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci	u = read_extra_features();
32362306a36Sopenharmony_ci	if (!(u & 0x00400000)) {
32462306a36Sopenharmony_ci		int i, d;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci		pr_info("Feroceon L2: Enabling L2\n");
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci		d = flush_and_disable_dcache();
32962306a36Sopenharmony_ci		i = invalidate_and_disable_icache();
33062306a36Sopenharmony_ci		l2_inv_all();
33162306a36Sopenharmony_ci		write_extra_features(u | 0x00400000);
33262306a36Sopenharmony_ci		if (i)
33362306a36Sopenharmony_ci			enable_icache();
33462306a36Sopenharmony_ci		if (d)
33562306a36Sopenharmony_ci			enable_dcache();
33662306a36Sopenharmony_ci	} else
33762306a36Sopenharmony_ci		pr_err(FW_BUG
33862306a36Sopenharmony_ci		       "Feroceon L2: bootloader left the L2 cache on!\n");
33962306a36Sopenharmony_ci}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_civoid __init feroceon_l2_init(int __l2_wt_override)
34262306a36Sopenharmony_ci{
34362306a36Sopenharmony_ci	l2_wt_override = __l2_wt_override;
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	disable_l2_prefetch();
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	outer_cache.inv_range = feroceon_l2_inv_range;
34862306a36Sopenharmony_ci	outer_cache.clean_range = feroceon_l2_clean_range;
34962306a36Sopenharmony_ci	outer_cache.flush_range = feroceon_l2_flush_range;
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	enable_l2();
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	pr_info("Feroceon L2: Cache support initialised%s.\n",
35462306a36Sopenharmony_ci			 l2_wt_override ? ", in WT override mode" : "");
35562306a36Sopenharmony_ci}
35662306a36Sopenharmony_ci#ifdef CONFIG_OF
35762306a36Sopenharmony_cistatic const struct of_device_id feroceon_ids[] __initconst = {
35862306a36Sopenharmony_ci	{ .compatible = "marvell,kirkwood-cache"},
35962306a36Sopenharmony_ci	{ .compatible = "marvell,feroceon-cache"},
36062306a36Sopenharmony_ci	{}
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ciint __init feroceon_of_init(void)
36462306a36Sopenharmony_ci{
36562306a36Sopenharmony_ci	struct device_node *node;
36662306a36Sopenharmony_ci	void __iomem *base;
36762306a36Sopenharmony_ci	bool l2_wt_override = false;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci#if defined(CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH)
37062306a36Sopenharmony_ci	l2_wt_override = true;
37162306a36Sopenharmony_ci#endif
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	node = of_find_matching_node(NULL, feroceon_ids);
37462306a36Sopenharmony_ci	if (node && of_device_is_compatible(node, "marvell,kirkwood-cache")) {
37562306a36Sopenharmony_ci		base = of_iomap(node, 0);
37662306a36Sopenharmony_ci		if (!base)
37762306a36Sopenharmony_ci			return -ENOMEM;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci		if (l2_wt_override)
38062306a36Sopenharmony_ci			writel(readl(base) | L2_WRITETHROUGH_KIRKWOOD, base);
38162306a36Sopenharmony_ci		else
38262306a36Sopenharmony_ci			writel(readl(base) & ~L2_WRITETHROUGH_KIRKWOOD, base);
38362306a36Sopenharmony_ci	}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	feroceon_l2_init(l2_wt_override);
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	return 0;
38862306a36Sopenharmony_ci}
38962306a36Sopenharmony_ci#endif
390