162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree support for Rockchip SoCs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2013 MundoReader S.L. 662306a36Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/init.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_clk.h> 1462306a36Sopenharmony_ci#include <linux/clocksource.h> 1562306a36Sopenharmony_ci#include <asm/mach/arch.h> 1662306a36Sopenharmony_ci#include <asm/mach/map.h> 1762306a36Sopenharmony_ci#include "core.h" 1862306a36Sopenharmony_ci#include "pm.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define RK3288_TIMER6_7_PHYS 0xff810000 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic void __init rockchip_timer_init(void) 2362306a36Sopenharmony_ci{ 2462306a36Sopenharmony_ci if (of_machine_is_compatible("rockchip,rk3288")) { 2562306a36Sopenharmony_ci void __iomem *reg_base; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci /* 2862306a36Sopenharmony_ci * Most/all uboot versions for rk3288 don't enable timer7 2962306a36Sopenharmony_ci * which is needed for the architected timer to work. 3062306a36Sopenharmony_ci * So make sure it is running during early boot. 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci reg_base = ioremap(RK3288_TIMER6_7_PHYS, SZ_16K); 3362306a36Sopenharmony_ci if (reg_base) { 3462306a36Sopenharmony_ci writel(0, reg_base + 0x30); 3562306a36Sopenharmony_ci writel(0xffffffff, reg_base + 0x20); 3662306a36Sopenharmony_ci writel(0xffffffff, reg_base + 0x24); 3762306a36Sopenharmony_ci writel(1, reg_base + 0x30); 3862306a36Sopenharmony_ci dsb(); 3962306a36Sopenharmony_ci iounmap(reg_base); 4062306a36Sopenharmony_ci } else { 4162306a36Sopenharmony_ci pr_err("rockchip: could not map timer7 registers\n"); 4262306a36Sopenharmony_ci } 4362306a36Sopenharmony_ci } 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci of_clk_init(NULL); 4662306a36Sopenharmony_ci timer_probe(); 4762306a36Sopenharmony_ci} 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic void __init rockchip_dt_init(void) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci rockchip_suspend_init(); 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic const char * const rockchip_board_dt_compat[] = { 5562306a36Sopenharmony_ci "rockchip,rk2928", 5662306a36Sopenharmony_ci "rockchip,rk3066a", 5762306a36Sopenharmony_ci "rockchip,rk3066b", 5862306a36Sopenharmony_ci "rockchip,rk3188", 5962306a36Sopenharmony_ci "rockchip,rk3228", 6062306a36Sopenharmony_ci "rockchip,rk3288", 6162306a36Sopenharmony_ci "rockchip,rv1108", 6262306a36Sopenharmony_ci NULL, 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ciDT_MACHINE_START(ROCKCHIP_DT, "Rockchip (Device Tree)") 6662306a36Sopenharmony_ci .l2c_aux_val = 0, 6762306a36Sopenharmony_ci .l2c_aux_mask = ~0, 6862306a36Sopenharmony_ci .init_time = rockchip_timer_init, 6962306a36Sopenharmony_ci .dt_compat = rockchip_board_dt_compat, 7062306a36Sopenharmony_ci .init_machine = rockchip_dt_init, 7162306a36Sopenharmony_ciMACHINE_END 72