162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013 MundoReader S.L.
462306a36Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/delay.h>
862306a36Sopenharmony_ci#include <linux/init.h>
962306a36Sopenharmony_ci#include <linux/smp.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_address.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <linux/reset.h>
1762306a36Sopenharmony_ci#include <linux/cpu.h>
1862306a36Sopenharmony_ci#include <asm/cacheflush.h>
1962306a36Sopenharmony_ci#include <asm/cp15.h>
2062306a36Sopenharmony_ci#include <asm/smp_scu.h>
2162306a36Sopenharmony_ci#include <asm/smp_plat.h>
2262306a36Sopenharmony_ci#include <asm/mach/map.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include "core.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic void __iomem *scu_base_addr;
2762306a36Sopenharmony_cistatic void __iomem *sram_base_addr;
2862306a36Sopenharmony_cistatic int ncores;
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define PMU_PWRDN_CON		0x08
3162306a36Sopenharmony_ci#define PMU_PWRDN_ST		0x0c
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define PMU_PWRDN_SCU		4
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct regmap *pmu;
3662306a36Sopenharmony_cistatic int has_pmu = true;
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic int pmu_power_domain_is_on(int pd)
3962306a36Sopenharmony_ci{
4062306a36Sopenharmony_ci	u32 val;
4162306a36Sopenharmony_ci	int ret;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	ret = regmap_read(pmu, PMU_PWRDN_ST, &val);
4462306a36Sopenharmony_ci	if (ret < 0)
4562306a36Sopenharmony_ci		return ret;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	return !(val & BIT(pd));
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic struct reset_control *rockchip_get_core_reset(int cpu)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	struct device *dev = get_cpu_device(cpu);
5362306a36Sopenharmony_ci	struct device_node *np;
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	/* The cpu device is only available after the initial core bringup */
5662306a36Sopenharmony_ci	if (dev)
5762306a36Sopenharmony_ci		np = dev->of_node;
5862306a36Sopenharmony_ci	else
5962306a36Sopenharmony_ci		np = of_get_cpu_node(cpu, NULL);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	return of_reset_control_get_exclusive(np, NULL);
6262306a36Sopenharmony_ci}
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistatic int pmu_set_power_domain(int pd, bool on)
6562306a36Sopenharmony_ci{
6662306a36Sopenharmony_ci	u32 val = (on) ? 0 : BIT(pd);
6762306a36Sopenharmony_ci	struct reset_control *rstc = rockchip_get_core_reset(pd);
6862306a36Sopenharmony_ci	int ret;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	if (IS_ERR(rstc) && read_cpuid_part() != ARM_CPU_PART_CORTEX_A9) {
7162306a36Sopenharmony_ci		pr_err("%s: could not get reset control for core %d\n",
7262306a36Sopenharmony_ci		       __func__, pd);
7362306a36Sopenharmony_ci		return PTR_ERR(rstc);
7462306a36Sopenharmony_ci	}
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	/*
7762306a36Sopenharmony_ci	 * We need to soft reset the cpu when we turn off the cpu power domain,
7862306a36Sopenharmony_ci	 * or else the active processors might be stalled when the individual
7962306a36Sopenharmony_ci	 * processor is powered down.
8062306a36Sopenharmony_ci	 */
8162306a36Sopenharmony_ci	if (!IS_ERR(rstc) && !on)
8262306a36Sopenharmony_ci		reset_control_assert(rstc);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	if (has_pmu) {
8562306a36Sopenharmony_ci		ret = regmap_update_bits(pmu, PMU_PWRDN_CON, BIT(pd), val);
8662306a36Sopenharmony_ci		if (ret < 0) {
8762306a36Sopenharmony_ci			pr_err("%s: could not update power domain\n",
8862306a36Sopenharmony_ci			       __func__);
8962306a36Sopenharmony_ci			return ret;
9062306a36Sopenharmony_ci		}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci		ret = -1;
9362306a36Sopenharmony_ci		while (ret != on) {
9462306a36Sopenharmony_ci			ret = pmu_power_domain_is_on(pd);
9562306a36Sopenharmony_ci			if (ret < 0) {
9662306a36Sopenharmony_ci				pr_err("%s: could not read power domain state\n",
9762306a36Sopenharmony_ci				       __func__);
9862306a36Sopenharmony_ci				return ret;
9962306a36Sopenharmony_ci			}
10062306a36Sopenharmony_ci		}
10162306a36Sopenharmony_ci	}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	if (!IS_ERR(rstc)) {
10462306a36Sopenharmony_ci		if (on)
10562306a36Sopenharmony_ci			reset_control_deassert(rstc);
10662306a36Sopenharmony_ci		reset_control_put(rstc);
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	return 0;
11062306a36Sopenharmony_ci}
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci/*
11362306a36Sopenharmony_ci * Handling of CPU cores
11462306a36Sopenharmony_ci */
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic int rockchip_boot_secondary(unsigned int cpu, struct task_struct *idle)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	int ret;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	if (!sram_base_addr || (has_pmu && !pmu)) {
12162306a36Sopenharmony_ci		pr_err("%s: sram or pmu missing for cpu boot\n", __func__);
12262306a36Sopenharmony_ci		return -ENXIO;
12362306a36Sopenharmony_ci	}
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	if (cpu >= ncores) {
12662306a36Sopenharmony_ci		pr_err("%s: cpu %d outside maximum number of cpus %d\n",
12762306a36Sopenharmony_ci		       __func__, cpu, ncores);
12862306a36Sopenharmony_ci		return -ENXIO;
12962306a36Sopenharmony_ci	}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/* start the core */
13262306a36Sopenharmony_ci	ret = pmu_set_power_domain(0 + cpu, true);
13362306a36Sopenharmony_ci	if (ret < 0)
13462306a36Sopenharmony_ci		return ret;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	if (read_cpuid_part() != ARM_CPU_PART_CORTEX_A9) {
13762306a36Sopenharmony_ci		/*
13862306a36Sopenharmony_ci		 * We communicate with the bootrom to active the cpus other
13962306a36Sopenharmony_ci		 * than cpu0, after a blob of initialize code, they will
14062306a36Sopenharmony_ci		 * stay at wfe state, once they are activated, they will check
14162306a36Sopenharmony_ci		 * the mailbox:
14262306a36Sopenharmony_ci		 * sram_base_addr + 4: 0xdeadbeaf
14362306a36Sopenharmony_ci		 * sram_base_addr + 8: start address for pc
14462306a36Sopenharmony_ci		 * The cpu0 need to wait the other cpus other than cpu0 entering
14562306a36Sopenharmony_ci		 * the wfe state.The wait time is affected by many aspects.
14662306a36Sopenharmony_ci		 * (e.g: cpu frequency, bootrom frequency, sram frequency, ...)
14762306a36Sopenharmony_ci		 */
14862306a36Sopenharmony_ci		mdelay(1); /* ensure the cpus other than cpu0 to startup */
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci		writel(__pa_symbol(secondary_startup), sram_base_addr + 8);
15162306a36Sopenharmony_ci		writel(0xDEADBEAF, sram_base_addr + 4);
15262306a36Sopenharmony_ci		dsb_sev();
15362306a36Sopenharmony_ci	}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	return 0;
15662306a36Sopenharmony_ci}
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/**
15962306a36Sopenharmony_ci * rockchip_smp_prepare_sram - populate necessary sram block
16062306a36Sopenharmony_ci * Starting cores execute the code residing at the start of the on-chip sram
16162306a36Sopenharmony_ci * after power-on. Therefore make sure, this sram region is reserved and
16262306a36Sopenharmony_ci * big enough. After this check, copy the trampoline code that directs the
16362306a36Sopenharmony_ci * core to the real startup code in ram into the sram-region.
16462306a36Sopenharmony_ci * @node: mmio-sram device node
16562306a36Sopenharmony_ci */
16662306a36Sopenharmony_cistatic int __init rockchip_smp_prepare_sram(struct device_node *node)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	unsigned int trampoline_sz = &rockchip_secondary_trampoline_end -
16962306a36Sopenharmony_ci					    &rockchip_secondary_trampoline;
17062306a36Sopenharmony_ci	struct resource res;
17162306a36Sopenharmony_ci	unsigned int rsize;
17262306a36Sopenharmony_ci	int ret;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	ret = of_address_to_resource(node, 0, &res);
17562306a36Sopenharmony_ci	if (ret < 0) {
17662306a36Sopenharmony_ci		pr_err("%s: could not get address for node %pOF\n",
17762306a36Sopenharmony_ci		       __func__, node);
17862306a36Sopenharmony_ci		return ret;
17962306a36Sopenharmony_ci	}
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	rsize = resource_size(&res);
18262306a36Sopenharmony_ci	if (rsize < trampoline_sz) {
18362306a36Sopenharmony_ci		pr_err("%s: reserved block with size 0x%x is too small for trampoline size 0x%x\n",
18462306a36Sopenharmony_ci		       __func__, rsize, trampoline_sz);
18562306a36Sopenharmony_ci		return -EINVAL;
18662306a36Sopenharmony_ci	}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	/* set the boot function for the sram code */
18962306a36Sopenharmony_ci	rockchip_boot_fn = __pa_symbol(secondary_startup);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	/* copy the trampoline to sram, that runs during startup of the core */
19262306a36Sopenharmony_ci	memcpy_toio(sram_base_addr, &rockchip_secondary_trampoline, trampoline_sz);
19362306a36Sopenharmony_ci	flush_cache_all();
19462306a36Sopenharmony_ci	outer_clean_range(0, trampoline_sz);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	dsb_sev();
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	return 0;
19962306a36Sopenharmony_ci}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic const struct regmap_config rockchip_pmu_regmap_config = {
20262306a36Sopenharmony_ci	.name = "rockchip-pmu",
20362306a36Sopenharmony_ci	.reg_bits = 32,
20462306a36Sopenharmony_ci	.val_bits = 32,
20562306a36Sopenharmony_ci	.reg_stride = 4,
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic int __init rockchip_smp_prepare_pmu(void)
20962306a36Sopenharmony_ci{
21062306a36Sopenharmony_ci	struct device_node *node;
21162306a36Sopenharmony_ci	void __iomem *pmu_base;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	/*
21462306a36Sopenharmony_ci	 * This function is only called via smp_ops->smp_prepare_cpu().
21562306a36Sopenharmony_ci	 * That only happens if a "/cpus" device tree node exists
21662306a36Sopenharmony_ci	 * and has an "enable-method" property that selects the SMP
21762306a36Sopenharmony_ci	 * operations defined herein.
21862306a36Sopenharmony_ci	 */
21962306a36Sopenharmony_ci	node = of_find_node_by_path("/cpus");
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	pmu = syscon_regmap_lookup_by_phandle(node, "rockchip,pmu");
22262306a36Sopenharmony_ci	of_node_put(node);
22362306a36Sopenharmony_ci	if (!IS_ERR(pmu))
22462306a36Sopenharmony_ci		return 0;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	pmu = syscon_regmap_lookup_by_compatible("rockchip,rk3066-pmu");
22762306a36Sopenharmony_ci	if (!IS_ERR(pmu))
22862306a36Sopenharmony_ci		return 0;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	/* fallback, create our own regmap for the pmu area */
23162306a36Sopenharmony_ci	pmu = NULL;
23262306a36Sopenharmony_ci	node = of_find_compatible_node(NULL, NULL, "rockchip,rk3066-pmu");
23362306a36Sopenharmony_ci	if (!node) {
23462306a36Sopenharmony_ci		pr_err("%s: could not find pmu dt node\n", __func__);
23562306a36Sopenharmony_ci		return -ENODEV;
23662306a36Sopenharmony_ci	}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	pmu_base = of_iomap(node, 0);
23962306a36Sopenharmony_ci	of_node_put(node);
24062306a36Sopenharmony_ci	if (!pmu_base) {
24162306a36Sopenharmony_ci		pr_err("%s: could not map pmu registers\n", __func__);
24262306a36Sopenharmony_ci		return -ENOMEM;
24362306a36Sopenharmony_ci	}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	pmu = regmap_init_mmio(NULL, pmu_base, &rockchip_pmu_regmap_config);
24662306a36Sopenharmony_ci	if (IS_ERR(pmu)) {
24762306a36Sopenharmony_ci		int ret = PTR_ERR(pmu);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci		iounmap(pmu_base);
25062306a36Sopenharmony_ci		pmu = NULL;
25162306a36Sopenharmony_ci		pr_err("%s: regmap init failed\n", __func__);
25262306a36Sopenharmony_ci		return ret;
25362306a36Sopenharmony_ci	}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return 0;
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic void __init rockchip_smp_prepare_cpus(unsigned int max_cpus)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	struct device_node *node;
26162306a36Sopenharmony_ci	unsigned int i;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	node = of_find_compatible_node(NULL, NULL, "rockchip,rk3066-smp-sram");
26462306a36Sopenharmony_ci	if (!node) {
26562306a36Sopenharmony_ci		pr_err("%s: could not find sram dt node\n", __func__);
26662306a36Sopenharmony_ci		return;
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	sram_base_addr = of_iomap(node, 0);
27062306a36Sopenharmony_ci	if (!sram_base_addr) {
27162306a36Sopenharmony_ci		pr_err("%s: could not map sram registers\n", __func__);
27262306a36Sopenharmony_ci		of_node_put(node);
27362306a36Sopenharmony_ci		return;
27462306a36Sopenharmony_ci	}
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	if (has_pmu && rockchip_smp_prepare_pmu()) {
27762306a36Sopenharmony_ci		of_node_put(node);
27862306a36Sopenharmony_ci		return;
27962306a36Sopenharmony_ci	}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9) {
28262306a36Sopenharmony_ci		if (rockchip_smp_prepare_sram(node)) {
28362306a36Sopenharmony_ci			of_node_put(node);
28462306a36Sopenharmony_ci			return;
28562306a36Sopenharmony_ci		}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci		/* enable the SCU power domain */
28862306a36Sopenharmony_ci		pmu_set_power_domain(PMU_PWRDN_SCU, true);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci		of_node_put(node);
29162306a36Sopenharmony_ci		node = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
29262306a36Sopenharmony_ci		if (!node) {
29362306a36Sopenharmony_ci			pr_err("%s: missing scu\n", __func__);
29462306a36Sopenharmony_ci			return;
29562306a36Sopenharmony_ci		}
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci		scu_base_addr = of_iomap(node, 0);
29862306a36Sopenharmony_ci		if (!scu_base_addr) {
29962306a36Sopenharmony_ci			pr_err("%s: could not map scu registers\n", __func__);
30062306a36Sopenharmony_ci			of_node_put(node);
30162306a36Sopenharmony_ci			return;
30262306a36Sopenharmony_ci		}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci		/*
30562306a36Sopenharmony_ci		 * While the number of cpus is gathered from dt, also get the
30662306a36Sopenharmony_ci		 * number of cores from the scu to verify this value when
30762306a36Sopenharmony_ci		 * booting the cores.
30862306a36Sopenharmony_ci		 */
30962306a36Sopenharmony_ci		ncores = scu_get_core_count(scu_base_addr);
31062306a36Sopenharmony_ci		pr_err("%s: ncores %d\n", __func__, ncores);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci		scu_enable(scu_base_addr);
31362306a36Sopenharmony_ci	} else {
31462306a36Sopenharmony_ci		unsigned int l2ctlr;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci		asm ("mrc p15, 1, %0, c9, c0, 2\n" : "=r" (l2ctlr));
31762306a36Sopenharmony_ci		ncores = ((l2ctlr >> 24) & 0x3) + 1;
31862306a36Sopenharmony_ci	}
31962306a36Sopenharmony_ci	of_node_put(node);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	/* Make sure that all cores except the first are really off */
32262306a36Sopenharmony_ci	for (i = 1; i < ncores; i++)
32362306a36Sopenharmony_ci		pmu_set_power_domain(0 + i, false);
32462306a36Sopenharmony_ci}
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic void __init rk3036_smp_prepare_cpus(unsigned int max_cpus)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	has_pmu = false;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	rockchip_smp_prepare_cpus(max_cpus);
33162306a36Sopenharmony_ci}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU
33462306a36Sopenharmony_cistatic int rockchip_cpu_kill(unsigned int cpu)
33562306a36Sopenharmony_ci{
33662306a36Sopenharmony_ci	/*
33762306a36Sopenharmony_ci	 * We need a delay here to ensure that the dying CPU can finish
33862306a36Sopenharmony_ci	 * executing v7_coherency_exit() and reach the WFI/WFE state
33962306a36Sopenharmony_ci	 * prior to having the power domain disabled.
34062306a36Sopenharmony_ci	 */
34162306a36Sopenharmony_ci	mdelay(1);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	pmu_set_power_domain(0 + cpu, false);
34462306a36Sopenharmony_ci	return 1;
34562306a36Sopenharmony_ci}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic void rockchip_cpu_die(unsigned int cpu)
34862306a36Sopenharmony_ci{
34962306a36Sopenharmony_ci	v7_exit_coherency_flush(louis);
35062306a36Sopenharmony_ci	while (1)
35162306a36Sopenharmony_ci		cpu_do_idle();
35262306a36Sopenharmony_ci}
35362306a36Sopenharmony_ci#endif
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic const struct smp_operations rk3036_smp_ops __initconst = {
35662306a36Sopenharmony_ci	.smp_prepare_cpus	= rk3036_smp_prepare_cpus,
35762306a36Sopenharmony_ci	.smp_boot_secondary	= rockchip_boot_secondary,
35862306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU
35962306a36Sopenharmony_ci	.cpu_kill		= rockchip_cpu_kill,
36062306a36Sopenharmony_ci	.cpu_die		= rockchip_cpu_die,
36162306a36Sopenharmony_ci#endif
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic const struct smp_operations rockchip_smp_ops __initconst = {
36562306a36Sopenharmony_ci	.smp_prepare_cpus	= rockchip_smp_prepare_cpus,
36662306a36Sopenharmony_ci	.smp_boot_secondary	= rockchip_boot_secondary,
36762306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU
36862306a36Sopenharmony_ci	.cpu_kill		= rockchip_cpu_kill,
36962306a36Sopenharmony_ci	.cpu_die		= rockchip_cpu_die,
37062306a36Sopenharmony_ci#endif
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(rk3036_smp, "rockchip,rk3036-smp", &rk3036_smp_ops);
37462306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(rk3066_smp, "rockchip,rk3066-smp", &rockchip_smp_ops);
375