162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mach-pxa/pxa3xx.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * code specific to pxa3xx aka Monahans 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright (C) 2006 Marvell International Ltd. 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * 2007-09-02: eric miao <eric.miao@marvell.com> 1062306a36Sopenharmony_ci * initial version 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci#include <linux/dmaengine.h> 1362306a36Sopenharmony_ci#include <linux/dma/pxa-dma.h> 1462306a36Sopenharmony_ci#include <linux/module.h> 1562306a36Sopenharmony_ci#include <linux/kernel.h> 1662306a36Sopenharmony_ci#include <linux/init.h> 1762306a36Sopenharmony_ci#include <linux/gpio-pxa.h> 1862306a36Sopenharmony_ci#include <linux/pm.h> 1962306a36Sopenharmony_ci#include <linux/platform_device.h> 2062306a36Sopenharmony_ci#include <linux/irq.h> 2162306a36Sopenharmony_ci#include <linux/irqchip.h> 2262306a36Sopenharmony_ci#include <linux/io.h> 2362306a36Sopenharmony_ci#include <linux/of.h> 2462306a36Sopenharmony_ci#include <linux/syscore_ops.h> 2562306a36Sopenharmony_ci#include <linux/platform_data/i2c-pxa.h> 2662306a36Sopenharmony_ci#include <linux/platform_data/mmp_dma.h> 2762306a36Sopenharmony_ci#include <linux/soc/pxa/cpu.h> 2862306a36Sopenharmony_ci#include <linux/clk/pxa.h> 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#include <asm/mach/map.h> 3162306a36Sopenharmony_ci#include <asm/suspend.h> 3262306a36Sopenharmony_ci#include "pxa3xx-regs.h" 3362306a36Sopenharmony_ci#include "reset.h" 3462306a36Sopenharmony_ci#include <linux/platform_data/usb-ohci-pxa27x.h> 3562306a36Sopenharmony_ci#include "pm.h" 3662306a36Sopenharmony_ci#include "addr-map.h" 3762306a36Sopenharmony_ci#include "smemc.h" 3862306a36Sopenharmony_ci#include "irqs.h" 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#include "generic.h" 4162306a36Sopenharmony_ci#include "devices.h" 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define PECR_IE(n) ((1 << ((n) * 2)) << 28) 4462306a36Sopenharmony_ci#define PECR_IS(n) ((1 << ((n) * 2)) << 29) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ciextern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int)); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* 4962306a36Sopenharmony_ci * NAND NFC: DFI bus arbitration subset 5062306a36Sopenharmony_ci */ 5162306a36Sopenharmony_ci#define NDCR (*(volatile u32 __iomem*)(NAND_VIRT + 0)) 5262306a36Sopenharmony_ci#define NDCR_ND_ARB_EN (1 << 12) 5362306a36Sopenharmony_ci#define NDCR_ND_ARB_CNTL (1 << 19) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci#define CKEN_BOOT 11 /* < Boot rom clock enable */ 5662306a36Sopenharmony_ci#define CKEN_TPM 19 /* < TPM clock enable */ 5762306a36Sopenharmony_ci#define CKEN_HSIO2 41 /* < HSIO2 clock enable */ 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#ifdef CONFIG_PM 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci#define ISRAM_START 0x5c000000 6262306a36Sopenharmony_ci#define ISRAM_SIZE SZ_256K 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic void __iomem *sram; 6562306a36Sopenharmony_cistatic unsigned long wakeup_src; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci/* 6862306a36Sopenharmony_ci * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic 6962306a36Sopenharmony_ci * memory controller has to be reinitialised, so we place some code 7062306a36Sopenharmony_ci * in the SRAM to perform this function. 7162306a36Sopenharmony_ci * 7262306a36Sopenharmony_ci * We disable FIQs across the standby - otherwise, we might receive a 7362306a36Sopenharmony_ci * FIQ while the SDRAM is unavailable. 7462306a36Sopenharmony_ci */ 7562306a36Sopenharmony_cistatic void pxa3xx_cpu_standby(unsigned int pwrmode) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci void (*fn)(unsigned int) = (void __force *)(sram + 0x8000); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci memcpy_toio(sram + 0x8000, pm_enter_standby_start, 8062306a36Sopenharmony_ci pm_enter_standby_end - pm_enter_standby_start); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci AD2D0SR = ~0; 8362306a36Sopenharmony_ci AD2D1SR = ~0; 8462306a36Sopenharmony_ci AD2D0ER = wakeup_src; 8562306a36Sopenharmony_ci AD2D1ER = 0; 8662306a36Sopenharmony_ci ASCR = ASCR; 8762306a36Sopenharmony_ci ARSR = ARSR; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci local_fiq_disable(); 9062306a36Sopenharmony_ci fn(pwrmode); 9162306a36Sopenharmony_ci local_fiq_enable(); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci AD2D0ER = 0; 9462306a36Sopenharmony_ci AD2D1ER = 0; 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci/* 9862306a36Sopenharmony_ci * NOTE: currently, the OBM (OEM Boot Module) binary comes along with 9962306a36Sopenharmony_ci * PXA3xx development kits assumes that the resuming process continues 10062306a36Sopenharmony_ci * with the address stored within the first 4 bytes of SDRAM. The PSPR 10162306a36Sopenharmony_ci * register is used privately by BootROM and OBM, and _must_ be set to 10262306a36Sopenharmony_ci * 0x5c014000 for the moment. 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_cistatic void pxa3xx_cpu_pm_suspend(void) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci volatile unsigned long *p = (volatile void *)0xc0000000; 10762306a36Sopenharmony_ci unsigned long saved_data = *p; 10862306a36Sopenharmony_ci#ifndef CONFIG_IWMMXT 10962306a36Sopenharmony_ci u64 acc0; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci#ifdef CONFIG_CC_IS_GCC 11262306a36Sopenharmony_ci asm volatile(".arch_extension xscale\n\t" 11362306a36Sopenharmony_ci "mra %Q0, %R0, acc0" : "=r" (acc0)); 11462306a36Sopenharmony_ci#else 11562306a36Sopenharmony_ci asm volatile("mrrc p0, 0, %Q0, %R0, c0" : "=r" (acc0)); 11662306a36Sopenharmony_ci#endif 11762306a36Sopenharmony_ci#endif 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */ 12062306a36Sopenharmony_ci CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM); 12162306a36Sopenharmony_ci CKENB |= 1 << (CKEN_HSIO2 & 0x1f); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci /* clear and setup wakeup source */ 12462306a36Sopenharmony_ci AD3SR = ~0; 12562306a36Sopenharmony_ci AD3ER = wakeup_src; 12662306a36Sopenharmony_ci ASCR = ASCR; 12762306a36Sopenharmony_ci ARSR = ARSR; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci PCFR |= (1u << 13); /* L1_DIS */ 13062306a36Sopenharmony_ci PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */ 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci PSPR = 0x5c014000; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci /* overwrite with the resume address */ 13562306a36Sopenharmony_ci *p = __pa_symbol(cpu_resume); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci cpu_suspend(0, pxa3xx_finish_suspend); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci *p = saved_data; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci AD3ER = 0; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci#ifndef CONFIG_IWMMXT 14462306a36Sopenharmony_ci#ifndef CONFIG_AS_IS_LLVM 14562306a36Sopenharmony_ci asm volatile(".arch_extension xscale\n\t" 14662306a36Sopenharmony_ci "mar acc0, %Q0, %R0" : "=r" (acc0)); 14762306a36Sopenharmony_ci#else 14862306a36Sopenharmony_ci asm volatile("mcrr p0, 0, %Q0, %R0, c0" :: "r" (acc0)); 14962306a36Sopenharmony_ci#endif 15062306a36Sopenharmony_ci#endif 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic void pxa3xx_cpu_pm_enter(suspend_state_t state) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci /* 15662306a36Sopenharmony_ci * Don't sleep if no wakeup sources are defined 15762306a36Sopenharmony_ci */ 15862306a36Sopenharmony_ci if (wakeup_src == 0) { 15962306a36Sopenharmony_ci printk(KERN_ERR "Not suspending: no wakeup sources\n"); 16062306a36Sopenharmony_ci return; 16162306a36Sopenharmony_ci } 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci switch (state) { 16462306a36Sopenharmony_ci case PM_SUSPEND_STANDBY: 16562306a36Sopenharmony_ci pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2); 16662306a36Sopenharmony_ci break; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci case PM_SUSPEND_MEM: 16962306a36Sopenharmony_ci pxa3xx_cpu_pm_suspend(); 17062306a36Sopenharmony_ci break; 17162306a36Sopenharmony_ci } 17262306a36Sopenharmony_ci} 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic int pxa3xx_cpu_pm_valid(suspend_state_t state) 17562306a36Sopenharmony_ci{ 17662306a36Sopenharmony_ci return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY; 17762306a36Sopenharmony_ci} 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = { 18062306a36Sopenharmony_ci .valid = pxa3xx_cpu_pm_valid, 18162306a36Sopenharmony_ci .enter = pxa3xx_cpu_pm_enter, 18262306a36Sopenharmony_ci}; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic void __init pxa3xx_init_pm(void) 18562306a36Sopenharmony_ci{ 18662306a36Sopenharmony_ci sram = ioremap(ISRAM_START, ISRAM_SIZE); 18762306a36Sopenharmony_ci if (!sram) { 18862306a36Sopenharmony_ci printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n"); 18962306a36Sopenharmony_ci return; 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci /* 19362306a36Sopenharmony_ci * Since we copy wakeup code into the SRAM, we need to ensure 19462306a36Sopenharmony_ci * that it is preserved over the low power modes. Note: bit 8 19562306a36Sopenharmony_ci * is undocumented in the developer manual, but must be set. 19662306a36Sopenharmony_ci */ 19762306a36Sopenharmony_ci AD1R |= ADXR_L2 | ADXR_R0; 19862306a36Sopenharmony_ci AD2R |= ADXR_L2 | ADXR_R0; 19962306a36Sopenharmony_ci AD3R |= ADXR_L2 | ADXR_R0; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci /* 20262306a36Sopenharmony_ci * Clear the resume enable registers. 20362306a36Sopenharmony_ci */ 20462306a36Sopenharmony_ci AD1D0ER = 0; 20562306a36Sopenharmony_ci AD2D0ER = 0; 20662306a36Sopenharmony_ci AD2D1ER = 0; 20762306a36Sopenharmony_ci AD3ER = 0; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns; 21062306a36Sopenharmony_ci} 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic int pxa3xx_set_wake(struct irq_data *d, unsigned int on) 21362306a36Sopenharmony_ci{ 21462306a36Sopenharmony_ci unsigned long flags, mask = 0; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci switch (d->irq) { 21762306a36Sopenharmony_ci case IRQ_SSP3: 21862306a36Sopenharmony_ci mask = ADXER_MFP_WSSP3; 21962306a36Sopenharmony_ci break; 22062306a36Sopenharmony_ci case IRQ_MSL: 22162306a36Sopenharmony_ci mask = ADXER_WMSL0; 22262306a36Sopenharmony_ci break; 22362306a36Sopenharmony_ci case IRQ_USBH2: 22462306a36Sopenharmony_ci case IRQ_USBH1: 22562306a36Sopenharmony_ci mask = ADXER_WUSBH; 22662306a36Sopenharmony_ci break; 22762306a36Sopenharmony_ci case IRQ_KEYPAD: 22862306a36Sopenharmony_ci mask = ADXER_WKP; 22962306a36Sopenharmony_ci break; 23062306a36Sopenharmony_ci case IRQ_AC97: 23162306a36Sopenharmony_ci mask = ADXER_MFP_WAC97; 23262306a36Sopenharmony_ci break; 23362306a36Sopenharmony_ci case IRQ_USIM: 23462306a36Sopenharmony_ci mask = ADXER_WUSIM0; 23562306a36Sopenharmony_ci break; 23662306a36Sopenharmony_ci case IRQ_SSP2: 23762306a36Sopenharmony_ci mask = ADXER_MFP_WSSP2; 23862306a36Sopenharmony_ci break; 23962306a36Sopenharmony_ci case IRQ_I2C: 24062306a36Sopenharmony_ci mask = ADXER_MFP_WI2C; 24162306a36Sopenharmony_ci break; 24262306a36Sopenharmony_ci case IRQ_STUART: 24362306a36Sopenharmony_ci mask = ADXER_MFP_WUART3; 24462306a36Sopenharmony_ci break; 24562306a36Sopenharmony_ci case IRQ_BTUART: 24662306a36Sopenharmony_ci mask = ADXER_MFP_WUART2; 24762306a36Sopenharmony_ci break; 24862306a36Sopenharmony_ci case IRQ_FFUART: 24962306a36Sopenharmony_ci mask = ADXER_MFP_WUART1; 25062306a36Sopenharmony_ci break; 25162306a36Sopenharmony_ci case IRQ_MMC: 25262306a36Sopenharmony_ci mask = ADXER_MFP_WMMC1; 25362306a36Sopenharmony_ci break; 25462306a36Sopenharmony_ci case IRQ_SSP: 25562306a36Sopenharmony_ci mask = ADXER_MFP_WSSP1; 25662306a36Sopenharmony_ci break; 25762306a36Sopenharmony_ci case IRQ_RTCAlrm: 25862306a36Sopenharmony_ci mask = ADXER_WRTC; 25962306a36Sopenharmony_ci break; 26062306a36Sopenharmony_ci case IRQ_SSP4: 26162306a36Sopenharmony_ci mask = ADXER_MFP_WSSP4; 26262306a36Sopenharmony_ci break; 26362306a36Sopenharmony_ci case IRQ_TSI: 26462306a36Sopenharmony_ci mask = ADXER_WTSI; 26562306a36Sopenharmony_ci break; 26662306a36Sopenharmony_ci case IRQ_USIM2: 26762306a36Sopenharmony_ci mask = ADXER_WUSIM1; 26862306a36Sopenharmony_ci break; 26962306a36Sopenharmony_ci case IRQ_MMC2: 27062306a36Sopenharmony_ci mask = ADXER_MFP_WMMC2; 27162306a36Sopenharmony_ci break; 27262306a36Sopenharmony_ci case IRQ_NAND: 27362306a36Sopenharmony_ci mask = ADXER_MFP_WFLASH; 27462306a36Sopenharmony_ci break; 27562306a36Sopenharmony_ci case IRQ_USB2: 27662306a36Sopenharmony_ci mask = ADXER_WUSB2; 27762306a36Sopenharmony_ci break; 27862306a36Sopenharmony_ci case IRQ_WAKEUP0: 27962306a36Sopenharmony_ci mask = ADXER_WEXTWAKE0; 28062306a36Sopenharmony_ci break; 28162306a36Sopenharmony_ci case IRQ_WAKEUP1: 28262306a36Sopenharmony_ci mask = ADXER_WEXTWAKE1; 28362306a36Sopenharmony_ci break; 28462306a36Sopenharmony_ci case IRQ_MMC3: 28562306a36Sopenharmony_ci mask = ADXER_MFP_GEN12; 28662306a36Sopenharmony_ci break; 28762306a36Sopenharmony_ci default: 28862306a36Sopenharmony_ci return -EINVAL; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci local_irq_save(flags); 29262306a36Sopenharmony_ci if (on) 29362306a36Sopenharmony_ci wakeup_src |= mask; 29462306a36Sopenharmony_ci else 29562306a36Sopenharmony_ci wakeup_src &= ~mask; 29662306a36Sopenharmony_ci local_irq_restore(flags); 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci return 0; 29962306a36Sopenharmony_ci} 30062306a36Sopenharmony_ci#else 30162306a36Sopenharmony_cistatic inline void pxa3xx_init_pm(void) {} 30262306a36Sopenharmony_ci#define pxa3xx_set_wake NULL 30362306a36Sopenharmony_ci#endif 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic void pxa_ack_ext_wakeup(struct irq_data *d) 30662306a36Sopenharmony_ci{ 30762306a36Sopenharmony_ci PECR |= PECR_IS(d->irq - IRQ_WAKEUP0); 30862306a36Sopenharmony_ci} 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic void pxa_mask_ext_wakeup(struct irq_data *d) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci pxa_mask_irq(d); 31362306a36Sopenharmony_ci PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0); 31462306a36Sopenharmony_ci} 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistatic void pxa_unmask_ext_wakeup(struct irq_data *d) 31762306a36Sopenharmony_ci{ 31862306a36Sopenharmony_ci pxa_unmask_irq(d); 31962306a36Sopenharmony_ci PECR |= PECR_IE(d->irq - IRQ_WAKEUP0); 32062306a36Sopenharmony_ci} 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci if (flow_type & IRQ_TYPE_EDGE_RISING) 32562306a36Sopenharmony_ci PWER |= 1 << (d->irq - IRQ_WAKEUP0); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci if (flow_type & IRQ_TYPE_EDGE_FALLING) 32862306a36Sopenharmony_ci PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2); 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci return 0; 33162306a36Sopenharmony_ci} 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic struct irq_chip pxa_ext_wakeup_chip = { 33462306a36Sopenharmony_ci .name = "WAKEUP", 33562306a36Sopenharmony_ci .irq_ack = pxa_ack_ext_wakeup, 33662306a36Sopenharmony_ci .irq_mask = pxa_mask_ext_wakeup, 33762306a36Sopenharmony_ci .irq_unmask = pxa_unmask_ext_wakeup, 33862306a36Sopenharmony_ci .irq_set_type = pxa_set_ext_wakeup_type, 33962306a36Sopenharmony_ci}; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cistatic void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *, 34262306a36Sopenharmony_ci unsigned int)) 34362306a36Sopenharmony_ci{ 34462306a36Sopenharmony_ci int irq; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) { 34762306a36Sopenharmony_ci irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip, 34862306a36Sopenharmony_ci handle_edge_irq); 34962306a36Sopenharmony_ci irq_clear_status_flags(irq, IRQ_NOREQUEST); 35062306a36Sopenharmony_ci } 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci pxa_ext_wakeup_chip.irq_set_wake = fn; 35362306a36Sopenharmony_ci} 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic void __init __pxa3xx_init_irq(void) 35662306a36Sopenharmony_ci{ 35762306a36Sopenharmony_ci /* enable CP6 access */ 35862306a36Sopenharmony_ci u32 value; 35962306a36Sopenharmony_ci __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value)); 36062306a36Sopenharmony_ci value |= (1 << 6); 36162306a36Sopenharmony_ci __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value)); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci pxa_init_ext_wakeup_irq(pxa3xx_set_wake); 36462306a36Sopenharmony_ci} 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_cistatic int __init __init 36762306a36Sopenharmony_cipxa3xx_dt_init_irq(struct device_node *node, struct device_node *parent) 36862306a36Sopenharmony_ci{ 36962306a36Sopenharmony_ci __pxa3xx_init_irq(); 37062306a36Sopenharmony_ci pxa_dt_irq_init(pxa3xx_set_wake); 37162306a36Sopenharmony_ci set_handle_irq(ichp_handle_irq); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci return 0; 37462306a36Sopenharmony_ci} 37562306a36Sopenharmony_ciIRQCHIP_DECLARE(pxa3xx_intc, "marvell,pxa-intc", pxa3xx_dt_init_irq); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct map_desc pxa3xx_io_desc[] __initdata = { 37862306a36Sopenharmony_ci { /* Mem Ctl */ 37962306a36Sopenharmony_ci .virtual = (unsigned long)SMEMC_VIRT, 38062306a36Sopenharmony_ci .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE), 38162306a36Sopenharmony_ci .length = SMEMC_SIZE, 38262306a36Sopenharmony_ci .type = MT_DEVICE 38362306a36Sopenharmony_ci }, { 38462306a36Sopenharmony_ci .virtual = (unsigned long)NAND_VIRT, 38562306a36Sopenharmony_ci .pfn = __phys_to_pfn(NAND_PHYS), 38662306a36Sopenharmony_ci .length = NAND_SIZE, 38762306a36Sopenharmony_ci .type = MT_DEVICE 38862306a36Sopenharmony_ci }, 38962306a36Sopenharmony_ci}; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_civoid __init pxa3xx_map_io(void) 39262306a36Sopenharmony_ci{ 39362306a36Sopenharmony_ci pxa_map_io(); 39462306a36Sopenharmony_ci iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc)); 39562306a36Sopenharmony_ci pxa3xx_get_clk_frequency_khz(1); 39662306a36Sopenharmony_ci} 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_cistatic int __init pxa3xx_init(void) 39962306a36Sopenharmony_ci{ 40062306a36Sopenharmony_ci int ret = 0; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci if (cpu_is_pxa3xx()) { 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci pxa_register_wdt(ARSR); 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci /* 40762306a36Sopenharmony_ci * clear RDH bit every time after reset 40862306a36Sopenharmony_ci * 40962306a36Sopenharmony_ci * Note: the last 3 bits DxS are write-1-to-clear so carefully 41062306a36Sopenharmony_ci * preserve them here in case they will be referenced later 41162306a36Sopenharmony_ci */ 41262306a36Sopenharmony_ci ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci /* 41562306a36Sopenharmony_ci * Disable DFI bus arbitration, to prevent a system bus lock if 41662306a36Sopenharmony_ci * somebody disables the NAND clock (unused clock) while this 41762306a36Sopenharmony_ci * bit remains set. 41862306a36Sopenharmony_ci */ 41962306a36Sopenharmony_ci NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL; 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci pxa3xx_init_pm(); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci enable_irq_wake(IRQ_WAKEUP0); 42462306a36Sopenharmony_ci if (cpu_is_pxa320()) 42562306a36Sopenharmony_ci enable_irq_wake(IRQ_WAKEUP1); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci register_syscore_ops(&pxa_irq_syscore_ops); 42862306a36Sopenharmony_ci register_syscore_ops(&pxa3xx_mfp_syscore_ops); 42962306a36Sopenharmony_ci } 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci return ret; 43262306a36Sopenharmony_ci} 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_cipostcore_initcall(pxa3xx_init); 435