162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * OMAP2plus display device setup / initialization. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/ 662306a36Sopenharmony_ci * Senthilvadivu Guruswamy 762306a36Sopenharmony_ci * Sumit Semwal 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/string.h> 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/platform_device.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/clk.h> 1662306a36Sopenharmony_ci#include <linux/err.h> 1762306a36Sopenharmony_ci#include <linux/delay.h> 1862306a36Sopenharmony_ci#include <linux/of.h> 1962306a36Sopenharmony_ci#include <linux/of_platform.h> 2062306a36Sopenharmony_ci#include <linux/slab.h> 2162306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 2262306a36Sopenharmony_ci#include <linux/regmap.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include <linux/platform_data/omapdss.h> 2562306a36Sopenharmony_ci#include "omap_hwmod.h" 2662306a36Sopenharmony_ci#include "omap_device.h" 2762306a36Sopenharmony_ci#include "common.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include "soc.h" 3062306a36Sopenharmony_ci#include "iomap.h" 3162306a36Sopenharmony_ci#include "control.h" 3262306a36Sopenharmony_ci#include "display.h" 3362306a36Sopenharmony_ci#include "prm.h" 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define DISPC_CONTROL 0x0040 3662306a36Sopenharmony_ci#define DISPC_CONTROL2 0x0238 3762306a36Sopenharmony_ci#define DISPC_CONTROL3 0x0848 3862306a36Sopenharmony_ci#define DISPC_IRQSTATUS 0x0018 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define DSS_CONTROL 0x40 4162306a36Sopenharmony_ci#define DSS_SDI_CONTROL 0x44 4262306a36Sopenharmony_ci#define DSS_PLL_CONTROL 0x48 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define LCD_EN_MASK (0x1 << 0) 4562306a36Sopenharmony_ci#define DIGIT_EN_MASK (0x1 << 1) 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#define FRAMEDONE_IRQ_SHIFT 0 4862306a36Sopenharmony_ci#define EVSYNC_EVEN_IRQ_SHIFT 2 4962306a36Sopenharmony_ci#define EVSYNC_ODD_IRQ_SHIFT 3 5062306a36Sopenharmony_ci#define FRAMEDONE2_IRQ_SHIFT 22 5162306a36Sopenharmony_ci#define FRAMEDONE3_IRQ_SHIFT 30 5262306a36Sopenharmony_ci#define FRAMEDONETV_IRQ_SHIFT 24 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci/* 5562306a36Sopenharmony_ci * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC 5662306a36Sopenharmony_ci * reset before deciding that something has gone wrong 5762306a36Sopenharmony_ci */ 5862306a36Sopenharmony_ci#define FRAMEDONE_IRQ_TIMEOUT 100 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#if defined(CONFIG_FB_OMAP2) 6162306a36Sopenharmony_cistatic struct platform_device omap_display_device = { 6262306a36Sopenharmony_ci .name = "omapdss", 6362306a36Sopenharmony_ci .id = -1, 6462306a36Sopenharmony_ci .dev = { 6562306a36Sopenharmony_ci .platform_data = NULL, 6662306a36Sopenharmony_ci }, 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci#define OMAP4_DSIPHY_SYSCON_OFFSET 0x78 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic struct regmap *omap4_dsi_mux_syscon; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic int omap4_dsi_mux_pads(int dsi_id, unsigned lanes) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci u32 enable_mask, enable_shift; 7662306a36Sopenharmony_ci u32 pipd_mask, pipd_shift; 7762306a36Sopenharmony_ci u32 reg; 7862306a36Sopenharmony_ci int ret; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci if (dsi_id == 0) { 8162306a36Sopenharmony_ci enable_mask = OMAP4_DSI1_LANEENABLE_MASK; 8262306a36Sopenharmony_ci enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT; 8362306a36Sopenharmony_ci pipd_mask = OMAP4_DSI1_PIPD_MASK; 8462306a36Sopenharmony_ci pipd_shift = OMAP4_DSI1_PIPD_SHIFT; 8562306a36Sopenharmony_ci } else if (dsi_id == 1) { 8662306a36Sopenharmony_ci enable_mask = OMAP4_DSI2_LANEENABLE_MASK; 8762306a36Sopenharmony_ci enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT; 8862306a36Sopenharmony_ci pipd_mask = OMAP4_DSI2_PIPD_MASK; 8962306a36Sopenharmony_ci pipd_shift = OMAP4_DSI2_PIPD_SHIFT; 9062306a36Sopenharmony_ci } else { 9162306a36Sopenharmony_ci return -ENODEV; 9262306a36Sopenharmony_ci } 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci ret = regmap_read(omap4_dsi_mux_syscon, 9562306a36Sopenharmony_ci OMAP4_DSIPHY_SYSCON_OFFSET, 9662306a36Sopenharmony_ci ®); 9762306a36Sopenharmony_ci if (ret) 9862306a36Sopenharmony_ci return ret; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci reg &= ~enable_mask; 10162306a36Sopenharmony_ci reg &= ~pipd_mask; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci reg |= (lanes << enable_shift) & enable_mask; 10462306a36Sopenharmony_ci reg |= (lanes << pipd_shift) & pipd_mask; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci regmap_write(omap4_dsi_mux_syscon, OMAP4_DSIPHY_SYSCON_OFFSET, reg); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return 0; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci if (cpu_is_omap44xx()) 11462306a36Sopenharmony_ci return omap4_dsi_mux_pads(dsi_id, lane_mask); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci return 0; 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci if (cpu_is_omap44xx()) 12262306a36Sopenharmony_ci omap4_dsi_mux_pads(dsi_id, 0); 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic enum omapdss_version __init omap_display_get_version(void) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci if (cpu_is_omap24xx()) 12862306a36Sopenharmony_ci return OMAPDSS_VER_OMAP24xx; 12962306a36Sopenharmony_ci else if (cpu_is_omap3630()) 13062306a36Sopenharmony_ci return OMAPDSS_VER_OMAP3630; 13162306a36Sopenharmony_ci else if (cpu_is_omap34xx()) { 13262306a36Sopenharmony_ci if (soc_is_am35xx()) { 13362306a36Sopenharmony_ci return OMAPDSS_VER_AM35xx; 13462306a36Sopenharmony_ci } else { 13562306a36Sopenharmony_ci if (omap_rev() < OMAP3430_REV_ES3_0) 13662306a36Sopenharmony_ci return OMAPDSS_VER_OMAP34xx_ES1; 13762306a36Sopenharmony_ci else 13862306a36Sopenharmony_ci return OMAPDSS_VER_OMAP34xx_ES3; 13962306a36Sopenharmony_ci } 14062306a36Sopenharmony_ci } else if (omap_rev() == OMAP4430_REV_ES1_0) 14162306a36Sopenharmony_ci return OMAPDSS_VER_OMAP4430_ES1; 14262306a36Sopenharmony_ci else if (omap_rev() == OMAP4430_REV_ES2_0 || 14362306a36Sopenharmony_ci omap_rev() == OMAP4430_REV_ES2_1 || 14462306a36Sopenharmony_ci omap_rev() == OMAP4430_REV_ES2_2) 14562306a36Sopenharmony_ci return OMAPDSS_VER_OMAP4430_ES2; 14662306a36Sopenharmony_ci else if (cpu_is_omap44xx()) 14762306a36Sopenharmony_ci return OMAPDSS_VER_OMAP4; 14862306a36Sopenharmony_ci else if (soc_is_omap54xx()) 14962306a36Sopenharmony_ci return OMAPDSS_VER_OMAP5; 15062306a36Sopenharmony_ci else if (soc_is_am43xx()) 15162306a36Sopenharmony_ci return OMAPDSS_VER_AM43xx; 15262306a36Sopenharmony_ci else if (soc_is_dra7xx()) 15362306a36Sopenharmony_ci return OMAPDSS_VER_DRA7xx; 15462306a36Sopenharmony_ci else 15562306a36Sopenharmony_ci return OMAPDSS_VER_UNKNOWN; 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic int __init omapdss_init_fbdev(void) 15962306a36Sopenharmony_ci{ 16062306a36Sopenharmony_ci static struct omap_dss_board_info board_data = { 16162306a36Sopenharmony_ci .dsi_enable_pads = omap_dsi_enable_pads, 16262306a36Sopenharmony_ci .dsi_disable_pads = omap_dsi_disable_pads, 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci struct device_node *node; 16562306a36Sopenharmony_ci int r; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci board_data.version = omap_display_get_version(); 16862306a36Sopenharmony_ci if (board_data.version == OMAPDSS_VER_UNKNOWN) { 16962306a36Sopenharmony_ci pr_err("DSS not supported on this SoC\n"); 17062306a36Sopenharmony_ci return -ENODEV; 17162306a36Sopenharmony_ci } 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci omap_display_device.dev.platform_data = &board_data; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci r = platform_device_register(&omap_display_device); 17662306a36Sopenharmony_ci if (r < 0) { 17762306a36Sopenharmony_ci pr_err("Unable to register omapdss device\n"); 17862306a36Sopenharmony_ci return r; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* create vrfb device */ 18262306a36Sopenharmony_ci r = omap_init_vrfb(); 18362306a36Sopenharmony_ci if (r < 0) { 18462306a36Sopenharmony_ci pr_err("Unable to register omapvrfb device\n"); 18562306a36Sopenharmony_ci return r; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* create FB device */ 18962306a36Sopenharmony_ci r = omap_init_fb(); 19062306a36Sopenharmony_ci if (r < 0) { 19162306a36Sopenharmony_ci pr_err("Unable to register omapfb device\n"); 19262306a36Sopenharmony_ci return r; 19362306a36Sopenharmony_ci } 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* create V4L2 display device */ 19662306a36Sopenharmony_ci r = omap_init_vout(); 19762306a36Sopenharmony_ci if (r < 0) { 19862306a36Sopenharmony_ci pr_err("Unable to register omap_vout device\n"); 19962306a36Sopenharmony_ci return r; 20062306a36Sopenharmony_ci } 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* add DSI info for omap4 */ 20362306a36Sopenharmony_ci node = of_find_node_by_name(NULL, "omap4_padconf_global"); 20462306a36Sopenharmony_ci if (node) 20562306a36Sopenharmony_ci omap4_dsi_mux_syscon = syscon_node_to_regmap(node); 20662306a36Sopenharmony_ci of_node_put(node); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return 0; 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const char * const omapdss_compat_names[] __initconst = { 21262306a36Sopenharmony_ci "ti,omap2-dss", 21362306a36Sopenharmony_ci "ti,omap3-dss", 21462306a36Sopenharmony_ci "ti,omap4-dss", 21562306a36Sopenharmony_ci "ti,omap5-dss", 21662306a36Sopenharmony_ci "ti,dra7-dss", 21762306a36Sopenharmony_ci}; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic struct device_node * __init omapdss_find_dss_of_node(void) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct device_node *node; 22262306a36Sopenharmony_ci int i; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(omapdss_compat_names); ++i) { 22562306a36Sopenharmony_ci node = of_find_compatible_node(NULL, NULL, 22662306a36Sopenharmony_ci omapdss_compat_names[i]); 22762306a36Sopenharmony_ci if (node) 22862306a36Sopenharmony_ci return node; 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci return NULL; 23262306a36Sopenharmony_ci} 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic int __init omapdss_init_of(void) 23562306a36Sopenharmony_ci{ 23662306a36Sopenharmony_ci int r; 23762306a36Sopenharmony_ci struct device_node *node; 23862306a36Sopenharmony_ci struct platform_device *pdev; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci /* only create dss helper devices if dss is enabled in the .dts */ 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci node = omapdss_find_dss_of_node(); 24362306a36Sopenharmony_ci if (!node) 24462306a36Sopenharmony_ci return 0; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci if (!of_device_is_available(node)) { 24762306a36Sopenharmony_ci of_node_put(node); 24862306a36Sopenharmony_ci return 0; 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci pdev = of_find_device_by_node(node); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci if (!pdev) { 25462306a36Sopenharmony_ci pr_err("Unable to find DSS platform device\n"); 25562306a36Sopenharmony_ci of_node_put(node); 25662306a36Sopenharmony_ci return -ENODEV; 25762306a36Sopenharmony_ci } 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci r = of_platform_populate(node, NULL, NULL, &pdev->dev); 26062306a36Sopenharmony_ci put_device(&pdev->dev); 26162306a36Sopenharmony_ci of_node_put(node); 26262306a36Sopenharmony_ci if (r) { 26362306a36Sopenharmony_ci pr_err("Unable to populate DSS submodule devices\n"); 26462306a36Sopenharmony_ci return r; 26562306a36Sopenharmony_ci } 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci return omapdss_init_fbdev(); 26862306a36Sopenharmony_ci} 26962306a36Sopenharmony_ciomap_device_initcall(omapdss_init_of); 27062306a36Sopenharmony_ci#endif /* CONFIG_FB_OMAP2 */ 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic void dispc_disable_outputs(void) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci u32 v, irq_mask = 0; 27562306a36Sopenharmony_ci bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false; 27662306a36Sopenharmony_ci int i; 27762306a36Sopenharmony_ci struct omap_dss_dispc_dev_attr *da; 27862306a36Sopenharmony_ci struct omap_hwmod *oh; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci oh = omap_hwmod_lookup("dss_dispc"); 28162306a36Sopenharmony_ci if (!oh) { 28262306a36Sopenharmony_ci WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n"); 28362306a36Sopenharmony_ci return; 28462306a36Sopenharmony_ci } 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci if (!oh->dev_attr) { 28762306a36Sopenharmony_ci pr_err("display: could not disable outputs during reset due to missing dev_attr\n"); 28862306a36Sopenharmony_ci return; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* store value of LCDENABLE and DIGITENABLE bits */ 29462306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL); 29562306a36Sopenharmony_ci lcd_en = v & LCD_EN_MASK; 29662306a36Sopenharmony_ci digit_en = v & DIGIT_EN_MASK; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci /* store value of LCDENABLE for LCD2 */ 29962306a36Sopenharmony_ci if (da->manager_count > 2) { 30062306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL2); 30162306a36Sopenharmony_ci lcd2_en = v & LCD_EN_MASK; 30262306a36Sopenharmony_ci } 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* store value of LCDENABLE for LCD3 */ 30562306a36Sopenharmony_ci if (da->manager_count > 3) { 30662306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL3); 30762306a36Sopenharmony_ci lcd3_en = v & LCD_EN_MASK; 30862306a36Sopenharmony_ci } 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci if (!(lcd_en | digit_en | lcd2_en | lcd3_en)) 31162306a36Sopenharmony_ci return; /* no managers currently enabled */ 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci /* 31462306a36Sopenharmony_ci * If any manager was enabled, we need to disable it before 31562306a36Sopenharmony_ci * DSS clocks are disabled or DISPC module is reset 31662306a36Sopenharmony_ci */ 31762306a36Sopenharmony_ci if (lcd_en) 31862306a36Sopenharmony_ci irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci if (digit_en) { 32162306a36Sopenharmony_ci if (da->has_framedonetv_irq) { 32262306a36Sopenharmony_ci irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT; 32362306a36Sopenharmony_ci } else { 32462306a36Sopenharmony_ci irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT | 32562306a36Sopenharmony_ci 1 << EVSYNC_ODD_IRQ_SHIFT; 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci if (lcd2_en) 33062306a36Sopenharmony_ci irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT; 33162306a36Sopenharmony_ci if (lcd3_en) 33262306a36Sopenharmony_ci irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci /* 33562306a36Sopenharmony_ci * clear any previous FRAMEDONE, FRAMEDONETV, 33662306a36Sopenharmony_ci * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts 33762306a36Sopenharmony_ci */ 33862306a36Sopenharmony_ci omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS); 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci /* disable LCD and TV managers */ 34162306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL); 34262306a36Sopenharmony_ci v &= ~(LCD_EN_MASK | DIGIT_EN_MASK); 34362306a36Sopenharmony_ci omap_hwmod_write(v, oh, DISPC_CONTROL); 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci /* disable LCD2 manager */ 34662306a36Sopenharmony_ci if (da->manager_count > 2) { 34762306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL2); 34862306a36Sopenharmony_ci v &= ~LCD_EN_MASK; 34962306a36Sopenharmony_ci omap_hwmod_write(v, oh, DISPC_CONTROL2); 35062306a36Sopenharmony_ci } 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci /* disable LCD3 manager */ 35362306a36Sopenharmony_ci if (da->manager_count > 3) { 35462306a36Sopenharmony_ci v = omap_hwmod_read(oh, DISPC_CONTROL3); 35562306a36Sopenharmony_ci v &= ~LCD_EN_MASK; 35662306a36Sopenharmony_ci omap_hwmod_write(v, oh, DISPC_CONTROL3); 35762306a36Sopenharmony_ci } 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci i = 0; 36062306a36Sopenharmony_ci while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) != 36162306a36Sopenharmony_ci irq_mask) { 36262306a36Sopenharmony_ci i++; 36362306a36Sopenharmony_ci if (i > FRAMEDONE_IRQ_TIMEOUT) { 36462306a36Sopenharmony_ci pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n"); 36562306a36Sopenharmony_ci break; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci mdelay(1); 36862306a36Sopenharmony_ci } 36962306a36Sopenharmony_ci} 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ciint omap_dss_reset(struct omap_hwmod *oh) 37262306a36Sopenharmony_ci{ 37362306a36Sopenharmony_ci struct omap_hwmod_opt_clk *oc; 37462306a36Sopenharmony_ci int c = 0; 37562306a36Sopenharmony_ci int i, r; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) { 37862306a36Sopenharmony_ci pr_err("dss_core: hwmod data doesn't contain reset data\n"); 37962306a36Sopenharmony_ci return -EINVAL; 38062306a36Sopenharmony_ci } 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) 38362306a36Sopenharmony_ci clk_prepare_enable(oc->_clk); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci dispc_disable_outputs(); 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci /* clear SDI registers */ 38862306a36Sopenharmony_ci if (cpu_is_omap3430()) { 38962306a36Sopenharmony_ci omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL); 39062306a36Sopenharmony_ci omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL); 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci /* 39462306a36Sopenharmony_ci * clear DSS_CONTROL register to switch DSS clock sources to 39562306a36Sopenharmony_ci * PRCM clock, if any 39662306a36Sopenharmony_ci */ 39762306a36Sopenharmony_ci omap_hwmod_write(0x0, oh, DSS_CONTROL); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs) 40062306a36Sopenharmony_ci & SYSS_RESETDONE_MASK), 40162306a36Sopenharmony_ci MAX_MODULE_SOFTRESET_WAIT, c); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci if (c == MAX_MODULE_SOFTRESET_WAIT) 40462306a36Sopenharmony_ci pr_warn("dss_core: waiting for reset to finish failed\n"); 40562306a36Sopenharmony_ci else 40662306a36Sopenharmony_ci pr_debug("dss_core: softreset done\n"); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) 40962306a36Sopenharmony_ci clk_disable_unprepare(oc->_clk); 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci return r; 41462306a36Sopenharmony_ci} 415