162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  linux/arch/arm/mach-omap2/clock.c
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2005-2008 Texas Instruments, Inc.
662306a36Sopenharmony_ci *  Copyright (C) 2004-2010 Nokia Corporation
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci *  Contacts:
962306a36Sopenharmony_ci *  Richard Woodruff <r-woodruff2@ti.com>
1062306a36Sopenharmony_ci *  Paul Walmsley
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci#undef DEBUG
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <linux/kernel.h>
1562306a36Sopenharmony_ci#include <linux/export.h>
1662306a36Sopenharmony_ci#include <linux/list.h>
1762306a36Sopenharmony_ci#include <linux/errno.h>
1862306a36Sopenharmony_ci#include <linux/err.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <linux/clk.h>
2162306a36Sopenharmony_ci#include <linux/clk-provider.h>
2262306a36Sopenharmony_ci#include <linux/io.h>
2362306a36Sopenharmony_ci#include <linux/bitops.h>
2462306a36Sopenharmony_ci#include <linux/of_address.h>
2562306a36Sopenharmony_ci#include <asm/cpu.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#include <trace/events/power.h>
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include "soc.h"
3062306a36Sopenharmony_ci#include "clockdomain.h"
3162306a36Sopenharmony_ci#include "clock.h"
3262306a36Sopenharmony_ci#include "cm.h"
3362306a36Sopenharmony_ci#include "cm2xxx.h"
3462306a36Sopenharmony_ci#include "cm3xxx.h"
3562306a36Sopenharmony_ci#include "cm-regbits-24xx.h"
3662306a36Sopenharmony_ci#include "cm-regbits-34xx.h"
3762306a36Sopenharmony_ci#include "common.h"
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* DPLL valid Fint frequency band limits - from 34xx TRM Section 4.7.6.2 */
4062306a36Sopenharmony_ci#define OMAP3430_DPLL_FINT_BAND1_MIN	750000
4162306a36Sopenharmony_ci#define OMAP3430_DPLL_FINT_BAND1_MAX	2100000
4262306a36Sopenharmony_ci#define OMAP3430_DPLL_FINT_BAND2_MIN	7500000
4362306a36Sopenharmony_ci#define OMAP3430_DPLL_FINT_BAND2_MAX	21000000
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/*
4662306a36Sopenharmony_ci * DPLL valid Fint frequency range for OMAP36xx and OMAP4xxx.
4762306a36Sopenharmony_ci * From device data manual section 4.3 "DPLL and DLL Specifications".
4862306a36Sopenharmony_ci */
4962306a36Sopenharmony_ci#define OMAP3PLUS_DPLL_FINT_MIN		32000
5062306a36Sopenharmony_ci#define OMAP3PLUS_DPLL_FINT_MAX		52000000
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistruct ti_clk_ll_ops omap_clk_ll_ops = {
5362306a36Sopenharmony_ci	.clkdm_clk_enable = clkdm_clk_enable,
5462306a36Sopenharmony_ci	.clkdm_clk_disable = clkdm_clk_disable,
5562306a36Sopenharmony_ci	.clkdm_lookup = clkdm_lookup,
5662306a36Sopenharmony_ci	.cm_wait_module_ready = omap_cm_wait_module_ready,
5762306a36Sopenharmony_ci	.cm_split_idlest_reg = cm_split_idlest_reg,
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/**
6162306a36Sopenharmony_ci * omap2_clk_setup_ll_ops - setup clock driver low-level ops
6262306a36Sopenharmony_ci *
6362306a36Sopenharmony_ci * Sets up clock driver low-level platform ops. These are needed
6462306a36Sopenharmony_ci * for register accesses and various other misc platform operations.
6562306a36Sopenharmony_ci * Returns 0 on success, -EBUSY if low level ops have been registered
6662306a36Sopenharmony_ci * already.
6762306a36Sopenharmony_ci */
6862306a36Sopenharmony_ciint __init omap2_clk_setup_ll_ops(void)
6962306a36Sopenharmony_ci{
7062306a36Sopenharmony_ci	return ti_clk_setup_ll_ops(&omap_clk_ll_ops);
7162306a36Sopenharmony_ci}
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/*
7462306a36Sopenharmony_ci * OMAP2+ specific clock functions
7562306a36Sopenharmony_ci */
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/**
7862306a36Sopenharmony_ci * ti_clk_init_features - init clock features struct for the SoC
7962306a36Sopenharmony_ci *
8062306a36Sopenharmony_ci * Initializes the clock features struct based on the SoC type.
8162306a36Sopenharmony_ci */
8262306a36Sopenharmony_civoid __init ti_clk_init_features(void)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	struct ti_clk_features features = { 0 };
8562306a36Sopenharmony_ci	/* Fint setup for DPLLs */
8662306a36Sopenharmony_ci	if (cpu_is_omap3430()) {
8762306a36Sopenharmony_ci		features.fint_min = OMAP3430_DPLL_FINT_BAND1_MIN;
8862306a36Sopenharmony_ci		features.fint_max = OMAP3430_DPLL_FINT_BAND2_MAX;
8962306a36Sopenharmony_ci		features.fint_band1_max = OMAP3430_DPLL_FINT_BAND1_MAX;
9062306a36Sopenharmony_ci		features.fint_band2_min = OMAP3430_DPLL_FINT_BAND2_MIN;
9162306a36Sopenharmony_ci	} else {
9262306a36Sopenharmony_ci		features.fint_min = OMAP3PLUS_DPLL_FINT_MIN;
9362306a36Sopenharmony_ci		features.fint_max = OMAP3PLUS_DPLL_FINT_MAX;
9462306a36Sopenharmony_ci	}
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	/* Bypass value setup for DPLLs */
9762306a36Sopenharmony_ci	if (cpu_is_omap24xx()) {
9862306a36Sopenharmony_ci		features.dpll_bypass_vals |=
9962306a36Sopenharmony_ci			(1 << OMAP2XXX_EN_DPLL_LPBYPASS) |
10062306a36Sopenharmony_ci			(1 << OMAP2XXX_EN_DPLL_FRBYPASS);
10162306a36Sopenharmony_ci	} else if (cpu_is_omap34xx()) {
10262306a36Sopenharmony_ci		features.dpll_bypass_vals |=
10362306a36Sopenharmony_ci			(1 << OMAP3XXX_EN_DPLL_LPBYPASS) |
10462306a36Sopenharmony_ci			(1 << OMAP3XXX_EN_DPLL_FRBYPASS);
10562306a36Sopenharmony_ci	} else if (soc_is_am33xx() || cpu_is_omap44xx() || soc_is_am43xx() ||
10662306a36Sopenharmony_ci		   soc_is_omap54xx() || soc_is_dra7xx()) {
10762306a36Sopenharmony_ci		features.dpll_bypass_vals |=
10862306a36Sopenharmony_ci			(1 << OMAP4XXX_EN_DPLL_LPBYPASS) |
10962306a36Sopenharmony_ci			(1 << OMAP4XXX_EN_DPLL_FRBYPASS) |
11062306a36Sopenharmony_ci			(1 << OMAP4XXX_EN_DPLL_MNBYPASS);
11162306a36Sopenharmony_ci	}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	/* Jitter correction only available on OMAP343X */
11462306a36Sopenharmony_ci	if (cpu_is_omap343x())
11562306a36Sopenharmony_ci		features.flags |= TI_CLK_DPLL_HAS_FREQSEL;
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	if (omap_type() == OMAP2_DEVICE_TYPE_GP)
11862306a36Sopenharmony_ci		features.flags |= TI_CLK_DEVICE_TYPE_GP;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* Idlest value for interface clocks.
12162306a36Sopenharmony_ci	 * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
12262306a36Sopenharmony_ci	 * 34xx reverses this, just to keep us on our toes
12362306a36Sopenharmony_ci	 * AM35xx uses both, depending on the module.
12462306a36Sopenharmony_ci	 */
12562306a36Sopenharmony_ci	if (cpu_is_omap24xx())
12662306a36Sopenharmony_ci		features.cm_idlest_val = OMAP24XX_CM_IDLEST_VAL;
12762306a36Sopenharmony_ci	else if (cpu_is_omap34xx())
12862306a36Sopenharmony_ci		features.cm_idlest_val = OMAP34XX_CM_IDLEST_VAL;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	/* On OMAP3430 ES1.0, DPLL4 can't be re-programmed */
13162306a36Sopenharmony_ci	if (omap_rev() == OMAP3430_REV_ES1_0)
13262306a36Sopenharmony_ci		features.flags |= TI_CLK_DPLL4_DENY_REPROGRAM;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	/* Errata I810 for omap5 / dra7 */
13562306a36Sopenharmony_ci	if (soc_is_omap54xx() || soc_is_dra7xx())
13662306a36Sopenharmony_ci		features.flags |= TI_CLK_ERRATA_I810;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	ti_clk_setup_features(&features);
13962306a36Sopenharmony_ci}
140