162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * linux/arch/arm/mach-omap1/time.c
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * OMAP Timers
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Copyright (C) 2004 Nokia Corporation
762306a36Sopenharmony_ci * Partial timer rewrite and additional dynamic tick timer support by
862306a36Sopenharmony_ci * Tony Lindgen <tony@atomide.com> and
962306a36Sopenharmony_ci * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * MPU timer code based on the older MPU timer code for OMAP
1262306a36Sopenharmony_ci * Copyright (C) 2000 RidgeRun, Inc.
1362306a36Sopenharmony_ci * Author: Greg Lonnon <glonnon@ridgerun.com>
1462306a36Sopenharmony_ci *
1562306a36Sopenharmony_ci * This program is free software; you can redistribute it and/or modify it
1662306a36Sopenharmony_ci * under the terms of the GNU General Public License as published by the
1762306a36Sopenharmony_ci * Free Software Foundation; either version 2 of the License, or (at your
1862306a36Sopenharmony_ci * option) any later version.
1962306a36Sopenharmony_ci *
2062306a36Sopenharmony_ci * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
2162306a36Sopenharmony_ci * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
2262306a36Sopenharmony_ci * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
2362306a36Sopenharmony_ci * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
2462306a36Sopenharmony_ci * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2562306a36Sopenharmony_ci * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
2662306a36Sopenharmony_ci * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
2762306a36Sopenharmony_ci * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2862306a36Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2962306a36Sopenharmony_ci * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3062306a36Sopenharmony_ci *
3162306a36Sopenharmony_ci * You should have received a copy of the  GNU General Public License along
3262306a36Sopenharmony_ci * with this program; if not, write  to the Free Software Foundation, Inc.,
3362306a36Sopenharmony_ci * 675 Mass Ave, Cambridge, MA 02139, USA.
3462306a36Sopenharmony_ci */
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include <linux/kernel.h>
3762306a36Sopenharmony_ci#include <linux/init.h>
3862306a36Sopenharmony_ci#include <linux/delay.h>
3962306a36Sopenharmony_ci#include <linux/interrupt.h>
4062306a36Sopenharmony_ci#include <linux/spinlock.h>
4162306a36Sopenharmony_ci#include <linux/clk.h>
4262306a36Sopenharmony_ci#include <linux/err.h>
4362306a36Sopenharmony_ci#include <linux/clocksource.h>
4462306a36Sopenharmony_ci#include <linux/clockchips.h>
4562306a36Sopenharmony_ci#include <linux/io.h>
4662306a36Sopenharmony_ci#include <linux/sched_clock.h>
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#include <asm/irq.h>
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#include <asm/mach/irq.h>
5162306a36Sopenharmony_ci#include <asm/mach/time.h>
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci#include "hardware.h"
5462306a36Sopenharmony_ci#include "mux.h"
5562306a36Sopenharmony_ci#include "iomap.h"
5662306a36Sopenharmony_ci#include "common.h"
5762306a36Sopenharmony_ci#include "clock.h"
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#ifdef CONFIG_OMAP_MPU_TIMER
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#define OMAP_MPU_TIMER_BASE		OMAP_MPU_TIMER1_BASE
6262306a36Sopenharmony_ci#define OMAP_MPU_TIMER_OFFSET		0x100
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_citypedef struct {
6562306a36Sopenharmony_ci	u32 cntl;			/* CNTL_TIMER, R/W */
6662306a36Sopenharmony_ci	u32 load_tim;			/* LOAD_TIM,   W */
6762306a36Sopenharmony_ci	u32 read_tim;			/* READ_TIM,   R */
6862306a36Sopenharmony_ci} omap_mpu_timer_regs_t;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci#define omap_mpu_timer_base(n)							\
7162306a36Sopenharmony_ci((omap_mpu_timer_regs_t __iomem *)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE +	\
7262306a36Sopenharmony_ci				 (n)*OMAP_MPU_TIMER_OFFSET))
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic inline unsigned long notrace omap_mpu_timer_read(int nr)
7562306a36Sopenharmony_ci{
7662306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
7762306a36Sopenharmony_ci	return readl(&timer->read_tim);
7862306a36Sopenharmony_ci}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic inline void omap_mpu_set_autoreset(int nr)
8162306a36Sopenharmony_ci{
8262306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	writel(readl(&timer->cntl) | MPU_TIMER_AR, &timer->cntl);
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic inline void omap_mpu_remove_autoreset(int nr)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	writel(readl(&timer->cntl) & ~MPU_TIMER_AR, &timer->cntl);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic inline void omap_mpu_timer_start(int nr, unsigned long load_val,
9562306a36Sopenharmony_ci					int autoreset)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
9862306a36Sopenharmony_ci	unsigned int timerflags = MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	if (autoreset)
10162306a36Sopenharmony_ci		timerflags |= MPU_TIMER_AR;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	writel(MPU_TIMER_CLOCK_ENABLE, &timer->cntl);
10462306a36Sopenharmony_ci	udelay(1);
10562306a36Sopenharmony_ci	writel(load_val, &timer->load_tim);
10662306a36Sopenharmony_ci        udelay(1);
10762306a36Sopenharmony_ci	writel(timerflags, &timer->cntl);
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic inline void omap_mpu_timer_stop(int nr)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	writel(readl(&timer->cntl) & ~MPU_TIMER_ST, &timer->cntl);
11562306a36Sopenharmony_ci}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/*
11862306a36Sopenharmony_ci * ---------------------------------------------------------------------------
11962306a36Sopenharmony_ci * MPU timer 1 ... count down to zero, interrupt, reload
12062306a36Sopenharmony_ci * ---------------------------------------------------------------------------
12162306a36Sopenharmony_ci */
12262306a36Sopenharmony_cistatic int omap_mpu_set_next_event(unsigned long cycles,
12362306a36Sopenharmony_ci				   struct clock_event_device *evt)
12462306a36Sopenharmony_ci{
12562306a36Sopenharmony_ci	omap_mpu_timer_start(0, cycles, 0);
12662306a36Sopenharmony_ci	return 0;
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic int omap_mpu_set_oneshot(struct clock_event_device *evt)
13062306a36Sopenharmony_ci{
13162306a36Sopenharmony_ci	omap_mpu_timer_stop(0);
13262306a36Sopenharmony_ci	omap_mpu_remove_autoreset(0);
13362306a36Sopenharmony_ci	return 0;
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic int omap_mpu_set_periodic(struct clock_event_device *evt)
13762306a36Sopenharmony_ci{
13862306a36Sopenharmony_ci	omap_mpu_set_autoreset(0);
13962306a36Sopenharmony_ci	return 0;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clock_event_device clockevent_mpu_timer1 = {
14362306a36Sopenharmony_ci	.name			= "mpu_timer1",
14462306a36Sopenharmony_ci	.features		= CLOCK_EVT_FEAT_PERIODIC |
14562306a36Sopenharmony_ci				  CLOCK_EVT_FEAT_ONESHOT,
14662306a36Sopenharmony_ci	.set_next_event		= omap_mpu_set_next_event,
14762306a36Sopenharmony_ci	.set_state_periodic	= omap_mpu_set_periodic,
14862306a36Sopenharmony_ci	.set_state_oneshot	= omap_mpu_set_oneshot,
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
15262306a36Sopenharmony_ci{
15362306a36Sopenharmony_ci	struct clock_event_device *evt = &clockevent_mpu_timer1;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	evt->event_handler(evt);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	return IRQ_HANDLED;
15862306a36Sopenharmony_ci}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic __init void omap_init_mpu_timer(unsigned long rate)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	if (request_irq(INT_TIMER1, omap_mpu_timer1_interrupt,
16362306a36Sopenharmony_ci			IRQF_TIMER | IRQF_IRQPOLL, "mpu_timer1", NULL))
16462306a36Sopenharmony_ci		pr_err("Failed to request irq %d (mpu_timer1)\n", INT_TIMER1);
16562306a36Sopenharmony_ci	omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	clockevent_mpu_timer1.cpumask = cpumask_of(0);
16862306a36Sopenharmony_ci	clockevents_config_and_register(&clockevent_mpu_timer1, rate,
16962306a36Sopenharmony_ci					1, -1);
17062306a36Sopenharmony_ci}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci/*
17462306a36Sopenharmony_ci * ---------------------------------------------------------------------------
17562306a36Sopenharmony_ci * MPU timer 2 ... free running 32-bit clock source and scheduler clock
17662306a36Sopenharmony_ci * ---------------------------------------------------------------------------
17762306a36Sopenharmony_ci */
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic u64 notrace omap_mpu_read_sched_clock(void)
18062306a36Sopenharmony_ci{
18162306a36Sopenharmony_ci	return ~omap_mpu_timer_read(1);
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic void __init omap_init_clocksource(unsigned long rate)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(1);
18762306a36Sopenharmony_ci	static char err[] __initdata = KERN_ERR
18862306a36Sopenharmony_ci			"%s: can't register clocksource!\n";
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	omap_mpu_timer_start(1, ~0, 1);
19162306a36Sopenharmony_ci	sched_clock_register(omap_mpu_read_sched_clock, 32, rate);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	if (clocksource_mmio_init(&timer->read_tim, "mpu_timer2", rate,
19462306a36Sopenharmony_ci			300, 32, clocksource_mmio_readl_down))
19562306a36Sopenharmony_ci		printk(err, "mpu_timer2");
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic void __init omap_mpu_timer_init(void)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	struct clk	*ck_ref = clk_get(NULL, "ck_ref");
20162306a36Sopenharmony_ci	unsigned long	rate;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	BUG_ON(IS_ERR(ck_ref));
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	rate = clk_get_rate(ck_ref);
20662306a36Sopenharmony_ci	clk_put(ck_ref);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	/* PTV = 0 */
20962306a36Sopenharmony_ci	rate /= 2;
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	omap_init_mpu_timer(rate);
21262306a36Sopenharmony_ci	omap_init_clocksource(rate);
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci#else
21662306a36Sopenharmony_cistatic inline void omap_mpu_timer_init(void)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	pr_err("Bogus timer, should not happen\n");
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci#endif	/* CONFIG_OMAP_MPU_TIMER */
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci/*
22362306a36Sopenharmony_ci * ---------------------------------------------------------------------------
22462306a36Sopenharmony_ci * Timer initialization
22562306a36Sopenharmony_ci * ---------------------------------------------------------------------------
22662306a36Sopenharmony_ci */
22762306a36Sopenharmony_civoid __init omap1_timer_init(void)
22862306a36Sopenharmony_ci{
22962306a36Sopenharmony_ci	omap1_clk_init();
23062306a36Sopenharmony_ci	omap1_mux_init();
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	if (omap_32k_timer_init() != 0)
23362306a36Sopenharmony_ci		omap_mpu_timer_init();
23462306a36Sopenharmony_ci}
235