162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * arch/arm/mach-mv78xx0/irq.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * MV78xx0 IRQ handling. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/gpio.h> 862306a36Sopenharmony_ci#include <linux/kernel.h> 962306a36Sopenharmony_ci#include <linux/irq.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <asm/exception.h> 1262306a36Sopenharmony_ci#include <plat/orion-gpio.h> 1362306a36Sopenharmony_ci#include <plat/irq.h> 1462306a36Sopenharmony_ci#include "bridge-regs.h" 1562306a36Sopenharmony_ci#include "common.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_cistatic int __initdata gpio0_irqs[4] = { 1862306a36Sopenharmony_ci IRQ_MV78XX0_GPIO_0_7, 1962306a36Sopenharmony_ci IRQ_MV78XX0_GPIO_8_15, 2062306a36Sopenharmony_ci IRQ_MV78XX0_GPIO_16_23, 2162306a36Sopenharmony_ci IRQ_MV78XX0_GPIO_24_31, 2262306a36Sopenharmony_ci}; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic void __iomem *mv78xx0_irq_base = IRQ_VIRT_BASE; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic asmlinkage void 2762306a36Sopenharmony_ci__exception_irq_entry mv78xx0_legacy_handle_irq(struct pt_regs *regs) 2862306a36Sopenharmony_ci{ 2962306a36Sopenharmony_ci u32 stat; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_LOW_OFF); 3262306a36Sopenharmony_ci stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_LOW_OFF); 3362306a36Sopenharmony_ci if (stat) { 3462306a36Sopenharmony_ci unsigned int hwirq = __fls(stat); 3562306a36Sopenharmony_ci handle_IRQ(hwirq, regs); 3662306a36Sopenharmony_ci return; 3762306a36Sopenharmony_ci } 3862306a36Sopenharmony_ci stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_HIGH_OFF); 3962306a36Sopenharmony_ci stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_HIGH_OFF); 4062306a36Sopenharmony_ci if (stat) { 4162306a36Sopenharmony_ci unsigned int hwirq = 32 + __fls(stat); 4262306a36Sopenharmony_ci handle_IRQ(hwirq, regs); 4362306a36Sopenharmony_ci return; 4462306a36Sopenharmony_ci } 4562306a36Sopenharmony_ci stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_ERR_OFF); 4662306a36Sopenharmony_ci stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_ERR_OFF); 4762306a36Sopenharmony_ci if (stat) { 4862306a36Sopenharmony_ci unsigned int hwirq = 64 + __fls(stat); 4962306a36Sopenharmony_ci handle_IRQ(hwirq, regs); 5062306a36Sopenharmony_ci return; 5162306a36Sopenharmony_ci } 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_civoid __init mv78xx0_init_irq(void) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci orion_irq_init(0, IRQ_VIRT_BASE + IRQ_MASK_LOW_OFF); 5762306a36Sopenharmony_ci orion_irq_init(32, IRQ_VIRT_BASE + IRQ_MASK_HIGH_OFF); 5862306a36Sopenharmony_ci orion_irq_init(64, IRQ_VIRT_BASE + IRQ_MASK_ERR_OFF); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci set_handle_irq(mv78xx0_legacy_handle_irq); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci /* 6362306a36Sopenharmony_ci * Initialize gpiolib for GPIOs 0-31. (The GPIO interrupt mask 6462306a36Sopenharmony_ci * registers for core #1 are at an offset of 0x18 from those of 6562306a36Sopenharmony_ci * core #0.) 6662306a36Sopenharmony_ci */ 6762306a36Sopenharmony_ci orion_gpio_init(0, 32, GPIO_VIRT_BASE, mv78xx0_core_index() ? 0x18 : 0, 6862306a36Sopenharmony_ci IRQ_MV78XX0_GPIO_START, gpio0_irqs); 6962306a36Sopenharmony_ci} 70