162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/init.h>
762306a36Sopenharmony_ci#include <linux/device.h>
862306a36Sopenharmony_ci#include <linux/errno.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/irqchip.h>
1162306a36Sopenharmony_ci#include <linux/irqdomain.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <asm/mach/irq.h>
1662306a36Sopenharmony_ci#include <asm/exception.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "hardware.h"
2062306a36Sopenharmony_ci#include "irq-common.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/*
2362306a36Sopenharmony_ci *****************************************
2462306a36Sopenharmony_ci * TZIC Registers                        *
2562306a36Sopenharmony_ci *****************************************
2662306a36Sopenharmony_ci */
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define TZIC_INTCNTL	0x0000	/* Control register */
2962306a36Sopenharmony_ci#define TZIC_INTTYPE	0x0004	/* Controller Type register */
3062306a36Sopenharmony_ci#define TZIC_IMPID	0x0008	/* Distributor Implementer Identification */
3162306a36Sopenharmony_ci#define TZIC_PRIOMASK	0x000C	/* Priority Mask Reg */
3262306a36Sopenharmony_ci#define TZIC_SYNCCTRL	0x0010	/* Synchronizer Control register */
3362306a36Sopenharmony_ci#define TZIC_DSMINT	0x0014	/* DSM interrupt Holdoffregister */
3462306a36Sopenharmony_ci#define TZIC_INTSEC0(i)	(0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
3562306a36Sopenharmony_ci#define TZIC_ENSET0(i)	(0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
3662306a36Sopenharmony_ci#define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
3762306a36Sopenharmony_ci#define TZIC_SRCSET0	0x0200	/* Source Set Register 0 */
3862306a36Sopenharmony_ci#define TZIC_SRCCLAR0	0x0280	/* Source Clear Register 0 */
3962306a36Sopenharmony_ci#define TZIC_PRIORITY0	0x0400	/* Priority Register 0 */
4062306a36Sopenharmony_ci#define TZIC_PND0	0x0D00	/* Pending Register 0 */
4162306a36Sopenharmony_ci#define TZIC_HIPND(i)	(0x0D80+ ((i) << 2))	/* High Priority Pending Register */
4262306a36Sopenharmony_ci#define TZIC_WAKEUP0(i)	(0x0E00 + ((i) << 2))	/* Wakeup Config Register */
4362306a36Sopenharmony_ci#define TZIC_SWINT	0x0F00	/* Software Interrupt Rigger Register */
4462306a36Sopenharmony_ci#define TZIC_ID0	0x0FD0	/* Indentification Register 0 */
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic void __iomem *tzic_base;
4762306a36Sopenharmony_cistatic struct irq_domain *domain;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define TZIC_NUM_IRQS 128
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci#ifdef CONFIG_FIQ
5262306a36Sopenharmony_cistatic int tzic_set_irq_fiq(unsigned int hwirq, unsigned int type)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	unsigned int index, mask, value;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	index = hwirq >> 5;
5762306a36Sopenharmony_ci	if (unlikely(index >= 4))
5862306a36Sopenharmony_ci		return -EINVAL;
5962306a36Sopenharmony_ci	mask = 1U << (hwirq & 0x1F);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	value = imx_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
6262306a36Sopenharmony_ci	if (type)
6362306a36Sopenharmony_ci		value &= ~mask;
6462306a36Sopenharmony_ci	imx_writel(value, tzic_base + TZIC_INTSEC0(index));
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	return 0;
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci#else
6962306a36Sopenharmony_ci#define tzic_set_irq_fiq NULL
7062306a36Sopenharmony_ci#endif
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#ifdef CONFIG_PM
7362306a36Sopenharmony_cistatic void tzic_irq_suspend(struct irq_data *d)
7462306a36Sopenharmony_ci{
7562306a36Sopenharmony_ci	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
7662306a36Sopenharmony_ci	int idx = d->hwirq >> 5;
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	imx_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx));
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic void tzic_irq_resume(struct irq_data *d)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	int idx = d->hwirq >> 5;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	imx_writel(imx_readl(tzic_base + TZIC_ENSET0(idx)),
8662306a36Sopenharmony_ci		   tzic_base + TZIC_WAKEUP0(idx));
8762306a36Sopenharmony_ci}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci#else
9062306a36Sopenharmony_ci#define tzic_irq_suspend NULL
9162306a36Sopenharmony_ci#define tzic_irq_resume NULL
9262306a36Sopenharmony_ci#endif
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic struct mxc_extra_irq tzic_extra_irq = {
9562306a36Sopenharmony_ci#ifdef CONFIG_FIQ
9662306a36Sopenharmony_ci	.set_irq_fiq = tzic_set_irq_fiq,
9762306a36Sopenharmony_ci#endif
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic __init void tzic_init_gc(int idx, unsigned int irq_start)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	struct irq_chip_generic *gc;
10362306a36Sopenharmony_ci	struct irq_chip_type *ct;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
10662306a36Sopenharmony_ci				    handle_level_irq);
10762306a36Sopenharmony_ci	gc->private = &tzic_extra_irq;
10862306a36Sopenharmony_ci	gc->wake_enabled = IRQ_MSK(32);
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	ct = gc->chip_types;
11162306a36Sopenharmony_ci	ct->chip.irq_mask = irq_gc_mask_disable_reg;
11262306a36Sopenharmony_ci	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
11362306a36Sopenharmony_ci	ct->chip.irq_set_wake = irq_gc_set_wake;
11462306a36Sopenharmony_ci	ct->chip.irq_suspend = tzic_irq_suspend;
11562306a36Sopenharmony_ci	ct->chip.irq_resume = tzic_irq_resume;
11662306a36Sopenharmony_ci	ct->regs.disable = TZIC_ENCLEAR0(idx);
11762306a36Sopenharmony_ci	ct->regs.enable = TZIC_ENSET0(idx);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic void __exception_irq_entry tzic_handle_irq(struct pt_regs *regs)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	u32 stat;
12562306a36Sopenharmony_ci	int i, irqofs, handled;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	do {
12862306a36Sopenharmony_ci		handled = 0;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci		for (i = 0; i < 4; i++) {
13162306a36Sopenharmony_ci			stat = imx_readl(tzic_base + TZIC_HIPND(i)) &
13262306a36Sopenharmony_ci				imx_readl(tzic_base + TZIC_INTSEC0(i));
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci			while (stat) {
13562306a36Sopenharmony_ci				handled = 1;
13662306a36Sopenharmony_ci				irqofs = fls(stat) - 1;
13762306a36Sopenharmony_ci				generic_handle_domain_irq(domain, irqofs + i * 32);
13862306a36Sopenharmony_ci				stat &= ~(1 << irqofs);
13962306a36Sopenharmony_ci			}
14062306a36Sopenharmony_ci		}
14162306a36Sopenharmony_ci	} while (handled);
14262306a36Sopenharmony_ci}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci/*
14562306a36Sopenharmony_ci * This function initializes the TZIC hardware and disables all the
14662306a36Sopenharmony_ci * interrupts. It registers the interrupt enable and disable functions
14762306a36Sopenharmony_ci * to the kernel for each interrupt source.
14862306a36Sopenharmony_ci */
14962306a36Sopenharmony_cistatic int __init tzic_init_dt(struct device_node *np, struct device_node *p)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	int irq_base;
15262306a36Sopenharmony_ci	int i;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	tzic_base = of_iomap(np, 0);
15562306a36Sopenharmony_ci	WARN_ON(!tzic_base);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	/* put the TZIC into the reset value with
15862306a36Sopenharmony_ci	 * all interrupts disabled
15962306a36Sopenharmony_ci	 */
16062306a36Sopenharmony_ci	i = imx_readl(tzic_base + TZIC_INTCNTL);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	imx_writel(0x80010001, tzic_base + TZIC_INTCNTL);
16362306a36Sopenharmony_ci	imx_writel(0x1f, tzic_base + TZIC_PRIOMASK);
16462306a36Sopenharmony_ci	imx_writel(0x02, tzic_base + TZIC_SYNCCTRL);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	for (i = 0; i < 4; i++)
16762306a36Sopenharmony_ci		imx_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	/* disable all interrupts */
17062306a36Sopenharmony_ci	for (i = 0; i < 4; i++)
17162306a36Sopenharmony_ci		imx_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	/* all IRQ no FIQ Warning :: No selection */
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	irq_base = irq_alloc_descs(-1, 0, TZIC_NUM_IRQS, numa_node_id());
17662306a36Sopenharmony_ci	WARN_ON(irq_base < 0);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	domain = irq_domain_add_legacy(np, TZIC_NUM_IRQS, irq_base, 0,
17962306a36Sopenharmony_ci				       &irq_domain_simple_ops, NULL);
18062306a36Sopenharmony_ci	WARN_ON(!domain);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	for (i = 0; i < 4; i++, irq_base += 32)
18362306a36Sopenharmony_ci		tzic_init_gc(i, irq_base);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	set_handle_irq(tzic_handle_irq);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci#ifdef CONFIG_FIQ
18862306a36Sopenharmony_ci	/* Initialize FIQ */
18962306a36Sopenharmony_ci	init_FIQ(FIQ_START);
19062306a36Sopenharmony_ci#endif
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	return 0;
19562306a36Sopenharmony_ci}
19662306a36Sopenharmony_ciIRQCHIP_DECLARE(tzic, "fsl,tzic", tzic_init_dt);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci/**
19962306a36Sopenharmony_ci * tzic_enable_wake() - enable wakeup interrupt
20062306a36Sopenharmony_ci *
20162306a36Sopenharmony_ci * @return			0 if successful; non-zero otherwise
20262306a36Sopenharmony_ci *
20362306a36Sopenharmony_ci * This function provides an interrupt synchronization point that is required
20462306a36Sopenharmony_ci * by tzic enabled platforms before entering imx specific low power modes (ie,
20562306a36Sopenharmony_ci * those low power modes beyond the WAIT_CLOCKED basic ARM WFI only mode).
20662306a36Sopenharmony_ci */
20762306a36Sopenharmony_ciint tzic_enable_wake(void)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	unsigned int i;
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	imx_writel(1, tzic_base + TZIC_DSMINT);
21262306a36Sopenharmony_ci	if (unlikely(imx_readl(tzic_base + TZIC_DSMINT) == 0))
21362306a36Sopenharmony_ci		return -EAGAIN;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	for (i = 0; i < 4; i++)
21662306a36Sopenharmony_ci		imx_writel(imx_readl(tzic_base + TZIC_ENSET0(i)),
21762306a36Sopenharmony_ci			   tzic_base + TZIC_WAKEUP0(i));
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	return 0;
22062306a36Sopenharmony_ci}
221