162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 1999 ARM Limited 462306a36Sopenharmony_ci * Copyright (C) 2000 Deep Blue Solutions Ltd 562306a36Sopenharmony_ci * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved. 662306a36Sopenharmony_ci * Copyright 2008 Juergen Beisert, kernel@pengutronix.de 762306a36Sopenharmony_ci * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/err.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <asm/system_misc.h> 1962306a36Sopenharmony_ci#include <asm/proc-fns.h> 2062306a36Sopenharmony_ci#include <asm/mach-types.h> 2162306a36Sopenharmony_ci#include <asm/hardware/cache-l2x0.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include "common.h" 2462306a36Sopenharmony_ci#include "hardware.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic void __iomem *wdog_base; 2762306a36Sopenharmony_cistatic struct clk *wdog_clk; 2862306a36Sopenharmony_cistatic int wcr_enable = (1 << 2); 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci/* 3162306a36Sopenharmony_ci * Reset the system. It is called by machine_restart(). 3262306a36Sopenharmony_ci */ 3362306a36Sopenharmony_civoid mxc_restart(enum reboot_mode mode, const char *cmd) 3462306a36Sopenharmony_ci{ 3562306a36Sopenharmony_ci if (!wdog_base) 3662306a36Sopenharmony_ci goto reset_fallback; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci if (!IS_ERR(wdog_clk)) 3962306a36Sopenharmony_ci clk_enable(wdog_clk); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci /* Assert SRS signal */ 4262306a36Sopenharmony_ci imx_writew(wcr_enable, wdog_base); 4362306a36Sopenharmony_ci /* 4462306a36Sopenharmony_ci * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be 4562306a36Sopenharmony_ci * written twice), we add another two writes to ensure there must be at 4662306a36Sopenharmony_ci * least two writes happen in the same one 32kHz clock period. We save 4762306a36Sopenharmony_ci * the target check here, since the writes shouldn't be a huge burden 4862306a36Sopenharmony_ci * for other platforms. 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ci imx_writew(wcr_enable, wdog_base); 5162306a36Sopenharmony_ci imx_writew(wcr_enable, wdog_base); 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci /* wait for reset to assert... */ 5462306a36Sopenharmony_ci mdelay(500); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci pr_err("%s: Watchdog reset failed to assert reset\n", __func__); 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci /* delay to allow the serial port to show the message */ 5962306a36Sopenharmony_ci mdelay(50); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cireset_fallback: 6262306a36Sopenharmony_ci /* we'll take a jump through zero as a poor second */ 6362306a36Sopenharmony_ci soft_restart(0); 6462306a36Sopenharmony_ci} 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_civoid __init mxc_arch_reset_init(void __iomem *base) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci wdog_base = base; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci wdog_clk = clk_get_sys("imx2-wdt.0", NULL); 7162306a36Sopenharmony_ci if (IS_ERR(wdog_clk)) 7262306a36Sopenharmony_ci pr_warn("%s: failed to get wdog clock\n", __func__); 7362306a36Sopenharmony_ci else 7462306a36Sopenharmony_ci clk_prepare(wdog_clk); 7562306a36Sopenharmony_ci} 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#ifdef CONFIG_SOC_IMX1 7862306a36Sopenharmony_civoid __init imx1_reset_init(void __iomem *base) 7962306a36Sopenharmony_ci{ 8062306a36Sopenharmony_ci wcr_enable = (1 << 0); 8162306a36Sopenharmony_ci mxc_arch_reset_init(base); 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci#endif 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci#ifdef CONFIG_CACHE_L2X0 8662306a36Sopenharmony_civoid __init imx_init_l2cache(void) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci void __iomem *l2x0_base; 8962306a36Sopenharmony_ci struct device_node *np; 9062306a36Sopenharmony_ci unsigned int val; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache"); 9362306a36Sopenharmony_ci if (!np) 9462306a36Sopenharmony_ci return; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci l2x0_base = of_iomap(np, 0); 9762306a36Sopenharmony_ci if (!l2x0_base) 9862306a36Sopenharmony_ci goto put_node; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) { 10162306a36Sopenharmony_ci /* Configure the L2 PREFETCH and POWER registers */ 10262306a36Sopenharmony_ci val = readl_relaxed(l2x0_base + L310_PREFETCH_CTRL); 10362306a36Sopenharmony_ci val |= L310_PREFETCH_CTRL_DBL_LINEFILL | 10462306a36Sopenharmony_ci L310_PREFETCH_CTRL_INSTR_PREFETCH | 10562306a36Sopenharmony_ci L310_PREFETCH_CTRL_DATA_PREFETCH; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* Set perfetch offset to improve performance */ 10862306a36Sopenharmony_ci val &= ~L310_PREFETCH_CTRL_OFFSET_MASK; 10962306a36Sopenharmony_ci val |= 15; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci writel_relaxed(val, l2x0_base + L310_PREFETCH_CTRL); 11262306a36Sopenharmony_ci } 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci iounmap(l2x0_base); 11562306a36Sopenharmony_ciput_node: 11662306a36Sopenharmony_ci of_node_put(np); 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci#endif 119