162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2017 NXP
462306a36Sopenharmony_ci * Copyright 2011,2016 Freescale Semiconductor, Inc.
562306a36Sopenharmony_ci * Copyright 2011 Linaro Ltd.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/hrtimer.h>
1062306a36Sopenharmony_ci#include <linux/init.h>
1162306a36Sopenharmony_ci#include <linux/interrupt.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/of.h>
1562306a36Sopenharmony_ci#include <linux/of_address.h>
1662306a36Sopenharmony_ci#include <linux/of_device.h>
1762306a36Sopenharmony_ci#include <linux/perf_event.h>
1862306a36Sopenharmony_ci#include <linux/slab.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define MMDC_MAPSR		0x404
2362306a36Sopenharmony_ci#define BP_MMDC_MAPSR_PSD	0
2462306a36Sopenharmony_ci#define BP_MMDC_MAPSR_PSS	4
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define MMDC_MDMISC		0x18
2762306a36Sopenharmony_ci#define BM_MMDC_MDMISC_DDR_TYPE	0x18
2862306a36Sopenharmony_ci#define BP_MMDC_MDMISC_DDR_TYPE	0x3
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define TOTAL_CYCLES		0x0
3162306a36Sopenharmony_ci#define BUSY_CYCLES		0x1
3262306a36Sopenharmony_ci#define READ_ACCESSES		0x2
3362306a36Sopenharmony_ci#define WRITE_ACCESSES		0x3
3462306a36Sopenharmony_ci#define READ_BYTES		0x4
3562306a36Sopenharmony_ci#define WRITE_BYTES		0x5
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* Enables, resets, freezes, overflow profiling*/
3862306a36Sopenharmony_ci#define DBG_DIS			0x0
3962306a36Sopenharmony_ci#define DBG_EN			0x1
4062306a36Sopenharmony_ci#define DBG_RST			0x2
4162306a36Sopenharmony_ci#define PRF_FRZ			0x4
4262306a36Sopenharmony_ci#define CYC_OVF			0x8
4362306a36Sopenharmony_ci#define PROFILE_SEL		0x10
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define MMDC_MADPCR0	0x410
4662306a36Sopenharmony_ci#define MMDC_MADPCR1	0x414
4762306a36Sopenharmony_ci#define MMDC_MADPSR0	0x418
4862306a36Sopenharmony_ci#define MMDC_MADPSR1	0x41C
4962306a36Sopenharmony_ci#define MMDC_MADPSR2	0x420
5062306a36Sopenharmony_ci#define MMDC_MADPSR3	0x424
5162306a36Sopenharmony_ci#define MMDC_MADPSR4	0x428
5262306a36Sopenharmony_ci#define MMDC_MADPSR5	0x42C
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define MMDC_NUM_COUNTERS	6
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define MMDC_FLAG_PROFILE_SEL	0x1
5762306a36Sopenharmony_ci#define MMDC_PRF_AXI_ID_CLEAR	0x0
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#define to_mmdc_pmu(p) container_of(p, struct mmdc_pmu, pmu)
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic int ddr_type;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistruct fsl_mmdc_devtype_data {
6462306a36Sopenharmony_ci	unsigned int flags;
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const struct fsl_mmdc_devtype_data imx6q_data = {
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const struct fsl_mmdc_devtype_data imx6qp_data = {
7162306a36Sopenharmony_ci	.flags = MMDC_FLAG_PROFILE_SEL,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct of_device_id imx_mmdc_dt_ids[] = {
7562306a36Sopenharmony_ci	{ .compatible = "fsl,imx6q-mmdc", .data = (void *)&imx6q_data},
7662306a36Sopenharmony_ci	{ .compatible = "fsl,imx6qp-mmdc", .data = (void *)&imx6qp_data},
7762306a36Sopenharmony_ci	{ /* sentinel */ }
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci#ifdef CONFIG_PERF_EVENTS
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic enum cpuhp_state cpuhp_mmdc_state;
8362306a36Sopenharmony_cistatic DEFINE_IDA(mmdc_ida);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(total-cycles, mmdc_pmu_total_cycles, "event=0x00")
8662306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(busy-cycles, mmdc_pmu_busy_cycles, "event=0x01")
8762306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(read-accesses, mmdc_pmu_read_accesses, "event=0x02")
8862306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(write-accesses, mmdc_pmu_write_accesses, "event=0x03")
8962306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(read-bytes, mmdc_pmu_read_bytes, "event=0x04")
9062306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(read-bytes.unit, mmdc_pmu_read_bytes_unit, "MB");
9162306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(read-bytes.scale, mmdc_pmu_read_bytes_scale, "0.000001");
9262306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(write-bytes, mmdc_pmu_write_bytes, "event=0x05")
9362306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(write-bytes.unit, mmdc_pmu_write_bytes_unit, "MB");
9462306a36Sopenharmony_ciPMU_EVENT_ATTR_STRING(write-bytes.scale, mmdc_pmu_write_bytes_scale, "0.000001");
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistruct mmdc_pmu {
9762306a36Sopenharmony_ci	struct pmu pmu;
9862306a36Sopenharmony_ci	void __iomem *mmdc_base;
9962306a36Sopenharmony_ci	cpumask_t cpu;
10062306a36Sopenharmony_ci	struct hrtimer hrtimer;
10162306a36Sopenharmony_ci	unsigned int active_events;
10262306a36Sopenharmony_ci	int id;
10362306a36Sopenharmony_ci	struct device *dev;
10462306a36Sopenharmony_ci	struct perf_event *mmdc_events[MMDC_NUM_COUNTERS];
10562306a36Sopenharmony_ci	struct hlist_node node;
10662306a36Sopenharmony_ci	struct fsl_mmdc_devtype_data *devtype_data;
10762306a36Sopenharmony_ci	struct clk *mmdc_ipg_clk;
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci/*
11162306a36Sopenharmony_ci * Polling period is set to one second, overflow of total-cycles (the fastest
11262306a36Sopenharmony_ci * increasing counter) takes ten seconds so one second is safe
11362306a36Sopenharmony_ci */
11462306a36Sopenharmony_cistatic unsigned int mmdc_pmu_poll_period_us = 1000000;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cimodule_param_named(pmu_pmu_poll_period_us, mmdc_pmu_poll_period_us, uint,
11762306a36Sopenharmony_ci		S_IRUGO | S_IWUSR);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic ktime_t mmdc_pmu_timer_period(void)
12062306a36Sopenharmony_ci{
12162306a36Sopenharmony_ci	return ns_to_ktime((u64)mmdc_pmu_poll_period_us * 1000);
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic ssize_t mmdc_pmu_cpumask_show(struct device *dev,
12562306a36Sopenharmony_ci		struct device_attribute *attr, char *buf)
12662306a36Sopenharmony_ci{
12762306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = dev_get_drvdata(dev);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	return cpumap_print_to_pagebuf(true, buf, &pmu_mmdc->cpu);
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic struct device_attribute mmdc_pmu_cpumask_attr =
13362306a36Sopenharmony_ci	__ATTR(cpumask, S_IRUGO, mmdc_pmu_cpumask_show, NULL);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic struct attribute *mmdc_pmu_cpumask_attrs[] = {
13662306a36Sopenharmony_ci	&mmdc_pmu_cpumask_attr.attr,
13762306a36Sopenharmony_ci	NULL,
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic struct attribute_group mmdc_pmu_cpumask_attr_group = {
14162306a36Sopenharmony_ci	.attrs = mmdc_pmu_cpumask_attrs,
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic struct attribute *mmdc_pmu_events_attrs[] = {
14562306a36Sopenharmony_ci	&mmdc_pmu_total_cycles.attr.attr,
14662306a36Sopenharmony_ci	&mmdc_pmu_busy_cycles.attr.attr,
14762306a36Sopenharmony_ci	&mmdc_pmu_read_accesses.attr.attr,
14862306a36Sopenharmony_ci	&mmdc_pmu_write_accesses.attr.attr,
14962306a36Sopenharmony_ci	&mmdc_pmu_read_bytes.attr.attr,
15062306a36Sopenharmony_ci	&mmdc_pmu_read_bytes_unit.attr.attr,
15162306a36Sopenharmony_ci	&mmdc_pmu_read_bytes_scale.attr.attr,
15262306a36Sopenharmony_ci	&mmdc_pmu_write_bytes.attr.attr,
15362306a36Sopenharmony_ci	&mmdc_pmu_write_bytes_unit.attr.attr,
15462306a36Sopenharmony_ci	&mmdc_pmu_write_bytes_scale.attr.attr,
15562306a36Sopenharmony_ci	NULL,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic struct attribute_group mmdc_pmu_events_attr_group = {
15962306a36Sopenharmony_ci	.name = "events",
16062306a36Sopenharmony_ci	.attrs = mmdc_pmu_events_attrs,
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ciPMU_FORMAT_ATTR(event, "config:0-63");
16462306a36Sopenharmony_ciPMU_FORMAT_ATTR(axi_id, "config1:0-63");
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic struct attribute *mmdc_pmu_format_attrs[] = {
16762306a36Sopenharmony_ci	&format_attr_event.attr,
16862306a36Sopenharmony_ci	&format_attr_axi_id.attr,
16962306a36Sopenharmony_ci	NULL,
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic struct attribute_group mmdc_pmu_format_attr_group = {
17362306a36Sopenharmony_ci	.name = "format",
17462306a36Sopenharmony_ci	.attrs = mmdc_pmu_format_attrs,
17562306a36Sopenharmony_ci};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic const struct attribute_group *attr_groups[] = {
17862306a36Sopenharmony_ci	&mmdc_pmu_events_attr_group,
17962306a36Sopenharmony_ci	&mmdc_pmu_format_attr_group,
18062306a36Sopenharmony_ci	&mmdc_pmu_cpumask_attr_group,
18162306a36Sopenharmony_ci	NULL,
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic u32 mmdc_pmu_read_counter(struct mmdc_pmu *pmu_mmdc, int cfg)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	void __iomem *mmdc_base, *reg;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	mmdc_base = pmu_mmdc->mmdc_base;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	switch (cfg) {
19162306a36Sopenharmony_ci	case TOTAL_CYCLES:
19262306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR0;
19362306a36Sopenharmony_ci		break;
19462306a36Sopenharmony_ci	case BUSY_CYCLES:
19562306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR1;
19662306a36Sopenharmony_ci		break;
19762306a36Sopenharmony_ci	case READ_ACCESSES:
19862306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR2;
19962306a36Sopenharmony_ci		break;
20062306a36Sopenharmony_ci	case WRITE_ACCESSES:
20162306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR3;
20262306a36Sopenharmony_ci		break;
20362306a36Sopenharmony_ci	case READ_BYTES:
20462306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR4;
20562306a36Sopenharmony_ci		break;
20662306a36Sopenharmony_ci	case WRITE_BYTES:
20762306a36Sopenharmony_ci		reg = mmdc_base + MMDC_MADPSR5;
20862306a36Sopenharmony_ci		break;
20962306a36Sopenharmony_ci	default:
21062306a36Sopenharmony_ci		return WARN_ONCE(1,
21162306a36Sopenharmony_ci			"invalid configuration %d for mmdc counter", cfg);
21262306a36Sopenharmony_ci	}
21362306a36Sopenharmony_ci	return readl(reg);
21462306a36Sopenharmony_ci}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic int mmdc_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = hlist_entry_safe(node, struct mmdc_pmu, node);
21962306a36Sopenharmony_ci	int target;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	if (!cpumask_test_and_clear_cpu(cpu, &pmu_mmdc->cpu))
22262306a36Sopenharmony_ci		return 0;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	target = cpumask_any_but(cpu_online_mask, cpu);
22562306a36Sopenharmony_ci	if (target >= nr_cpu_ids)
22662306a36Sopenharmony_ci		return 0;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	perf_pmu_migrate_context(&pmu_mmdc->pmu, cpu, target);
22962306a36Sopenharmony_ci	cpumask_set_cpu(target, &pmu_mmdc->cpu);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	return 0;
23262306a36Sopenharmony_ci}
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic bool mmdc_pmu_group_event_is_valid(struct perf_event *event,
23562306a36Sopenharmony_ci					  struct pmu *pmu,
23662306a36Sopenharmony_ci					  unsigned long *used_counters)
23762306a36Sopenharmony_ci{
23862306a36Sopenharmony_ci	int cfg = event->attr.config;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	if (is_software_event(event))
24162306a36Sopenharmony_ci		return true;
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	if (event->pmu != pmu)
24462306a36Sopenharmony_ci		return false;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	return !test_and_set_bit(cfg, used_counters);
24762306a36Sopenharmony_ci}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci/*
25062306a36Sopenharmony_ci * Each event has a single fixed-purpose counter, so we can only have a
25162306a36Sopenharmony_ci * single active event for each at any point in time. Here we just check
25262306a36Sopenharmony_ci * for duplicates, and rely on mmdc_pmu_event_init to verify that the HW
25362306a36Sopenharmony_ci * event numbers are valid.
25462306a36Sopenharmony_ci */
25562306a36Sopenharmony_cistatic bool mmdc_pmu_group_is_valid(struct perf_event *event)
25662306a36Sopenharmony_ci{
25762306a36Sopenharmony_ci	struct pmu *pmu = event->pmu;
25862306a36Sopenharmony_ci	struct perf_event *leader = event->group_leader;
25962306a36Sopenharmony_ci	struct perf_event *sibling;
26062306a36Sopenharmony_ci	unsigned long counter_mask = 0;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	set_bit(leader->attr.config, &counter_mask);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	if (event != leader) {
26562306a36Sopenharmony_ci		if (!mmdc_pmu_group_event_is_valid(event, pmu, &counter_mask))
26662306a36Sopenharmony_ci			return false;
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	for_each_sibling_event(sibling, leader) {
27062306a36Sopenharmony_ci		if (!mmdc_pmu_group_event_is_valid(sibling, pmu, &counter_mask))
27162306a36Sopenharmony_ci			return false;
27262306a36Sopenharmony_ci	}
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	return true;
27562306a36Sopenharmony_ci}
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic int mmdc_pmu_event_init(struct perf_event *event)
27862306a36Sopenharmony_ci{
27962306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
28062306a36Sopenharmony_ci	int cfg = event->attr.config;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	if (event->attr.type != event->pmu->type)
28362306a36Sopenharmony_ci		return -ENOENT;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
28662306a36Sopenharmony_ci		return -EOPNOTSUPP;
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	if (event->cpu < 0) {
28962306a36Sopenharmony_ci		dev_warn(pmu_mmdc->dev, "Can't provide per-task data!\n");
29062306a36Sopenharmony_ci		return -EOPNOTSUPP;
29162306a36Sopenharmony_ci	}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	if (event->attr.sample_period)
29462306a36Sopenharmony_ci		return -EINVAL;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	if (cfg < 0 || cfg >= MMDC_NUM_COUNTERS)
29762306a36Sopenharmony_ci		return -EINVAL;
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	if (!mmdc_pmu_group_is_valid(event))
30062306a36Sopenharmony_ci		return -EINVAL;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	event->cpu = cpumask_first(&pmu_mmdc->cpu);
30362306a36Sopenharmony_ci	return 0;
30462306a36Sopenharmony_ci}
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic void mmdc_pmu_event_update(struct perf_event *event)
30762306a36Sopenharmony_ci{
30862306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
30962306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
31062306a36Sopenharmony_ci	u64 delta, prev_raw_count, new_raw_count;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	do {
31362306a36Sopenharmony_ci		prev_raw_count = local64_read(&hwc->prev_count);
31462306a36Sopenharmony_ci		new_raw_count = mmdc_pmu_read_counter(pmu_mmdc,
31562306a36Sopenharmony_ci						      event->attr.config);
31662306a36Sopenharmony_ci	} while (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
31762306a36Sopenharmony_ci		new_raw_count) != prev_raw_count);
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	local64_add(delta, &event->count);
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic void mmdc_pmu_event_start(struct perf_event *event, int flags)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
32762306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
32862306a36Sopenharmony_ci	void __iomem *mmdc_base, *reg;
32962306a36Sopenharmony_ci	u32 val;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	mmdc_base = pmu_mmdc->mmdc_base;
33262306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MADPCR0;
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	/*
33562306a36Sopenharmony_ci	 * hrtimer is required because mmdc does not provide an interrupt so
33662306a36Sopenharmony_ci	 * polling is necessary
33762306a36Sopenharmony_ci	 */
33862306a36Sopenharmony_ci	hrtimer_start(&pmu_mmdc->hrtimer, mmdc_pmu_timer_period(),
33962306a36Sopenharmony_ci			HRTIMER_MODE_REL_PINNED);
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	local64_set(&hwc->prev_count, 0);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	writel(DBG_RST, reg);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	/*
34662306a36Sopenharmony_ci	 * Write the AXI id parameter to MADPCR1.
34762306a36Sopenharmony_ci	 */
34862306a36Sopenharmony_ci	val = event->attr.config1;
34962306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MADPCR1;
35062306a36Sopenharmony_ci	writel(val, reg);
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MADPCR0;
35362306a36Sopenharmony_ci	val = DBG_EN;
35462306a36Sopenharmony_ci	if (pmu_mmdc->devtype_data->flags & MMDC_FLAG_PROFILE_SEL)
35562306a36Sopenharmony_ci		val |= PROFILE_SEL;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	writel(val, reg);
35862306a36Sopenharmony_ci}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic int mmdc_pmu_event_add(struct perf_event *event, int flags)
36162306a36Sopenharmony_ci{
36262306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
36362306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	int cfg = event->attr.config;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	if (flags & PERF_EF_START)
36862306a36Sopenharmony_ci		mmdc_pmu_event_start(event, flags);
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	if (pmu_mmdc->mmdc_events[cfg] != NULL)
37162306a36Sopenharmony_ci		return -EAGAIN;
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	pmu_mmdc->mmdc_events[cfg] = event;
37462306a36Sopenharmony_ci	pmu_mmdc->active_events++;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	local64_set(&hwc->prev_count, mmdc_pmu_read_counter(pmu_mmdc, cfg));
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	return 0;
37962306a36Sopenharmony_ci}
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic void mmdc_pmu_event_stop(struct perf_event *event, int flags)
38262306a36Sopenharmony_ci{
38362306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
38462306a36Sopenharmony_ci	void __iomem *mmdc_base, *reg;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	mmdc_base = pmu_mmdc->mmdc_base;
38762306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MADPCR0;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	writel(PRF_FRZ, reg);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MADPCR1;
39262306a36Sopenharmony_ci	writel(MMDC_PRF_AXI_ID_CLEAR, reg);
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	mmdc_pmu_event_update(event);
39562306a36Sopenharmony_ci}
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic void mmdc_pmu_event_del(struct perf_event *event, int flags)
39862306a36Sopenharmony_ci{
39962306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
40062306a36Sopenharmony_ci	int cfg = event->attr.config;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	pmu_mmdc->mmdc_events[cfg] = NULL;
40362306a36Sopenharmony_ci	pmu_mmdc->active_events--;
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	if (pmu_mmdc->active_events == 0)
40662306a36Sopenharmony_ci		hrtimer_cancel(&pmu_mmdc->hrtimer);
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	mmdc_pmu_event_stop(event, PERF_EF_UPDATE);
40962306a36Sopenharmony_ci}
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic void mmdc_pmu_overflow_handler(struct mmdc_pmu *pmu_mmdc)
41262306a36Sopenharmony_ci{
41362306a36Sopenharmony_ci	int i;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	for (i = 0; i < MMDC_NUM_COUNTERS; i++) {
41662306a36Sopenharmony_ci		struct perf_event *event = pmu_mmdc->mmdc_events[i];
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci		if (event)
41962306a36Sopenharmony_ci			mmdc_pmu_event_update(event);
42062306a36Sopenharmony_ci	}
42162306a36Sopenharmony_ci}
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic enum hrtimer_restart mmdc_pmu_timer_handler(struct hrtimer *hrtimer)
42462306a36Sopenharmony_ci{
42562306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = container_of(hrtimer, struct mmdc_pmu,
42662306a36Sopenharmony_ci			hrtimer);
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	mmdc_pmu_overflow_handler(pmu_mmdc);
42962306a36Sopenharmony_ci	hrtimer_forward_now(hrtimer, mmdc_pmu_timer_period());
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	return HRTIMER_RESTART;
43262306a36Sopenharmony_ci}
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic int mmdc_pmu_init(struct mmdc_pmu *pmu_mmdc,
43562306a36Sopenharmony_ci		void __iomem *mmdc_base, struct device *dev)
43662306a36Sopenharmony_ci{
43762306a36Sopenharmony_ci	*pmu_mmdc = (struct mmdc_pmu) {
43862306a36Sopenharmony_ci		.pmu = (struct pmu) {
43962306a36Sopenharmony_ci			.task_ctx_nr    = perf_invalid_context,
44062306a36Sopenharmony_ci			.attr_groups    = attr_groups,
44162306a36Sopenharmony_ci			.event_init     = mmdc_pmu_event_init,
44262306a36Sopenharmony_ci			.add            = mmdc_pmu_event_add,
44362306a36Sopenharmony_ci			.del            = mmdc_pmu_event_del,
44462306a36Sopenharmony_ci			.start          = mmdc_pmu_event_start,
44562306a36Sopenharmony_ci			.stop           = mmdc_pmu_event_stop,
44662306a36Sopenharmony_ci			.read           = mmdc_pmu_event_update,
44762306a36Sopenharmony_ci			.capabilities	= PERF_PMU_CAP_NO_EXCLUDE,
44862306a36Sopenharmony_ci		},
44962306a36Sopenharmony_ci		.mmdc_base = mmdc_base,
45062306a36Sopenharmony_ci		.dev = dev,
45162306a36Sopenharmony_ci		.active_events = 0,
45262306a36Sopenharmony_ci	};
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	pmu_mmdc->id = ida_simple_get(&mmdc_ida, 0, 0, GFP_KERNEL);
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	return pmu_mmdc->id;
45762306a36Sopenharmony_ci}
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_cistatic void imx_mmdc_remove(struct platform_device *pdev)
46062306a36Sopenharmony_ci{
46162306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc = platform_get_drvdata(pdev);
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	ida_simple_remove(&mmdc_ida, pmu_mmdc->id);
46462306a36Sopenharmony_ci	cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
46562306a36Sopenharmony_ci	perf_pmu_unregister(&pmu_mmdc->pmu);
46662306a36Sopenharmony_ci	iounmap(pmu_mmdc->mmdc_base);
46762306a36Sopenharmony_ci	clk_disable_unprepare(pmu_mmdc->mmdc_ipg_clk);
46862306a36Sopenharmony_ci	kfree(pmu_mmdc);
46962306a36Sopenharmony_ci}
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic int imx_mmdc_perf_init(struct platform_device *pdev, void __iomem *mmdc_base,
47262306a36Sopenharmony_ci			      struct clk *mmdc_ipg_clk)
47362306a36Sopenharmony_ci{
47462306a36Sopenharmony_ci	struct mmdc_pmu *pmu_mmdc;
47562306a36Sopenharmony_ci	char *name;
47662306a36Sopenharmony_ci	int ret;
47762306a36Sopenharmony_ci	const struct of_device_id *of_id =
47862306a36Sopenharmony_ci		of_match_device(imx_mmdc_dt_ids, &pdev->dev);
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	pmu_mmdc = kzalloc(sizeof(*pmu_mmdc), GFP_KERNEL);
48162306a36Sopenharmony_ci	if (!pmu_mmdc) {
48262306a36Sopenharmony_ci		pr_err("failed to allocate PMU device!\n");
48362306a36Sopenharmony_ci		return -ENOMEM;
48462306a36Sopenharmony_ci	}
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	/* The first instance registers the hotplug state */
48762306a36Sopenharmony_ci	if (!cpuhp_mmdc_state) {
48862306a36Sopenharmony_ci		ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
48962306a36Sopenharmony_ci					      "perf/arm/mmdc:online", NULL,
49062306a36Sopenharmony_ci					      mmdc_pmu_offline_cpu);
49162306a36Sopenharmony_ci		if (ret < 0) {
49262306a36Sopenharmony_ci			pr_err("cpuhp_setup_state_multi failed\n");
49362306a36Sopenharmony_ci			goto pmu_free;
49462306a36Sopenharmony_ci		}
49562306a36Sopenharmony_ci		cpuhp_mmdc_state = ret;
49662306a36Sopenharmony_ci	}
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_ci	ret = mmdc_pmu_init(pmu_mmdc, mmdc_base, &pdev->dev);
49962306a36Sopenharmony_ci	if (ret < 0)
50062306a36Sopenharmony_ci		goto  pmu_free;
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	name = devm_kasprintf(&pdev->dev,
50362306a36Sopenharmony_ci				GFP_KERNEL, "mmdc%d", ret);
50462306a36Sopenharmony_ci	if (!name) {
50562306a36Sopenharmony_ci		ret = -ENOMEM;
50662306a36Sopenharmony_ci		goto pmu_release_id;
50762306a36Sopenharmony_ci	}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	pmu_mmdc->mmdc_ipg_clk = mmdc_ipg_clk;
51062306a36Sopenharmony_ci	pmu_mmdc->devtype_data = (struct fsl_mmdc_devtype_data *)of_id->data;
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci	hrtimer_init(&pmu_mmdc->hrtimer, CLOCK_MONOTONIC,
51362306a36Sopenharmony_ci			HRTIMER_MODE_REL);
51462306a36Sopenharmony_ci	pmu_mmdc->hrtimer.function = mmdc_pmu_timer_handler;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	cpumask_set_cpu(raw_smp_processor_id(), &pmu_mmdc->cpu);
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	/* Register the pmu instance for cpu hotplug */
51962306a36Sopenharmony_ci	cpuhp_state_add_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci	ret = perf_pmu_register(&(pmu_mmdc->pmu), name, -1);
52262306a36Sopenharmony_ci	if (ret)
52362306a36Sopenharmony_ci		goto pmu_register_err;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	platform_set_drvdata(pdev, pmu_mmdc);
52662306a36Sopenharmony_ci	return 0;
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cipmu_register_err:
52962306a36Sopenharmony_ci	pr_warn("MMDC Perf PMU failed (%d), disabled\n", ret);
53062306a36Sopenharmony_ci	cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
53162306a36Sopenharmony_ci	hrtimer_cancel(&pmu_mmdc->hrtimer);
53262306a36Sopenharmony_cipmu_release_id:
53362306a36Sopenharmony_ci	ida_simple_remove(&mmdc_ida, pmu_mmdc->id);
53462306a36Sopenharmony_cipmu_free:
53562306a36Sopenharmony_ci	kfree(pmu_mmdc);
53662306a36Sopenharmony_ci	return ret;
53762306a36Sopenharmony_ci}
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci#else
54062306a36Sopenharmony_ci#define imx_mmdc_remove NULL
54162306a36Sopenharmony_ci#define imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk) 0
54262306a36Sopenharmony_ci#endif
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_cistatic int imx_mmdc_probe(struct platform_device *pdev)
54562306a36Sopenharmony_ci{
54662306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
54762306a36Sopenharmony_ci	void __iomem *mmdc_base, *reg;
54862306a36Sopenharmony_ci	struct clk *mmdc_ipg_clk;
54962306a36Sopenharmony_ci	u32 val;
55062306a36Sopenharmony_ci	int err;
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	/* the ipg clock is optional */
55362306a36Sopenharmony_ci	mmdc_ipg_clk = devm_clk_get(&pdev->dev, NULL);
55462306a36Sopenharmony_ci	if (IS_ERR(mmdc_ipg_clk))
55562306a36Sopenharmony_ci		mmdc_ipg_clk = NULL;
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	err = clk_prepare_enable(mmdc_ipg_clk);
55862306a36Sopenharmony_ci	if (err) {
55962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Unable to enable mmdc ipg clock.\n");
56062306a36Sopenharmony_ci		return err;
56162306a36Sopenharmony_ci	}
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	mmdc_base = of_iomap(np, 0);
56462306a36Sopenharmony_ci	WARN_ON(!mmdc_base);
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MDMISC;
56762306a36Sopenharmony_ci	/* Get ddr type */
56862306a36Sopenharmony_ci	val = readl_relaxed(reg);
56962306a36Sopenharmony_ci	ddr_type = (val & BM_MMDC_MDMISC_DDR_TYPE) >>
57062306a36Sopenharmony_ci		 BP_MMDC_MDMISC_DDR_TYPE;
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	reg = mmdc_base + MMDC_MAPSR;
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	/* Enable automatic power saving */
57562306a36Sopenharmony_ci	val = readl_relaxed(reg);
57662306a36Sopenharmony_ci	val &= ~(1 << BP_MMDC_MAPSR_PSD);
57762306a36Sopenharmony_ci	writel_relaxed(val, reg);
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	err = imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk);
58062306a36Sopenharmony_ci	if (err) {
58162306a36Sopenharmony_ci		iounmap(mmdc_base);
58262306a36Sopenharmony_ci		clk_disable_unprepare(mmdc_ipg_clk);
58362306a36Sopenharmony_ci	}
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	return err;
58662306a36Sopenharmony_ci}
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ciint imx_mmdc_get_ddr_type(void)
58962306a36Sopenharmony_ci{
59062306a36Sopenharmony_ci	return ddr_type;
59162306a36Sopenharmony_ci}
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_cistatic struct platform_driver imx_mmdc_driver = {
59462306a36Sopenharmony_ci	.driver		= {
59562306a36Sopenharmony_ci		.name	= "imx-mmdc",
59662306a36Sopenharmony_ci		.of_match_table = imx_mmdc_dt_ids,
59762306a36Sopenharmony_ci	},
59862306a36Sopenharmony_ci	.probe		= imx_mmdc_probe,
59962306a36Sopenharmony_ci	.remove_new	= imx_mmdc_remove,
60062306a36Sopenharmony_ci};
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic int __init imx_mmdc_init(void)
60362306a36Sopenharmony_ci{
60462306a36Sopenharmony_ci	return platform_driver_register(&imx_mmdc_driver);
60562306a36Sopenharmony_ci}
60662306a36Sopenharmony_cipostcore_initcall(imx_mmdc_init);
607