162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2013 Linaro Ltd. 462306a36Sopenharmony_ci * Copyright (c) 2013 HiSilicon Limited. 562306a36Sopenharmony_ci * Based on arch/arm/mach-vexpress/platsmp.c, Copyright (C) 2002 ARM Ltd. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/smp.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/of_address.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <asm/cacheflush.h> 1362306a36Sopenharmony_ci#include <asm/smp_plat.h> 1462306a36Sopenharmony_ci#include <asm/smp_scu.h> 1562306a36Sopenharmony_ci#include <asm/mach/map.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "core.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define HIX5HD2_BOOT_ADDRESS 0xffff0000 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic void __iomem *ctrl_base; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_civoid hi3xxx_set_cpu_jump(int cpu, void *jump_addr) 2462306a36Sopenharmony_ci{ 2562306a36Sopenharmony_ci cpu = cpu_logical_map(cpu); 2662306a36Sopenharmony_ci if (!cpu || !ctrl_base) 2762306a36Sopenharmony_ci return; 2862306a36Sopenharmony_ci writel_relaxed(__pa_symbol(jump_addr), ctrl_base + ((cpu - 1) << 2)); 2962306a36Sopenharmony_ci} 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ciint hi3xxx_get_cpu_jump(int cpu) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci cpu = cpu_logical_map(cpu); 3462306a36Sopenharmony_ci if (!cpu || !ctrl_base) 3562306a36Sopenharmony_ci return 0; 3662306a36Sopenharmony_ci return readl_relaxed(ctrl_base + ((cpu - 1) << 2)); 3762306a36Sopenharmony_ci} 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic void __init hisi_enable_scu_a9(void) 4062306a36Sopenharmony_ci{ 4162306a36Sopenharmony_ci unsigned long base = 0; 4262306a36Sopenharmony_ci void __iomem *scu_base = NULL; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci if (scu_a9_has_base()) { 4562306a36Sopenharmony_ci base = scu_a9_get_base(); 4662306a36Sopenharmony_ci scu_base = ioremap(base, SZ_4K); 4762306a36Sopenharmony_ci if (!scu_base) { 4862306a36Sopenharmony_ci pr_err("ioremap(scu_base) failed\n"); 4962306a36Sopenharmony_ci return; 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci scu_enable(scu_base); 5262306a36Sopenharmony_ci iounmap(scu_base); 5362306a36Sopenharmony_ci } 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic void __init hi3xxx_smp_prepare_cpus(unsigned int max_cpus) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci struct device_node *np = NULL; 5962306a36Sopenharmony_ci u32 offset = 0; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci hisi_enable_scu_a9(); 6262306a36Sopenharmony_ci if (!ctrl_base) { 6362306a36Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "hisilicon,sysctrl"); 6462306a36Sopenharmony_ci if (!np) { 6562306a36Sopenharmony_ci pr_err("failed to find hisilicon,sysctrl node\n"); 6662306a36Sopenharmony_ci return; 6762306a36Sopenharmony_ci } 6862306a36Sopenharmony_ci ctrl_base = of_iomap(np, 0); 6962306a36Sopenharmony_ci if (!ctrl_base) { 7062306a36Sopenharmony_ci of_node_put(np); 7162306a36Sopenharmony_ci pr_err("failed to map address\n"); 7262306a36Sopenharmony_ci return; 7362306a36Sopenharmony_ci } 7462306a36Sopenharmony_ci if (of_property_read_u32(np, "smp-offset", &offset) < 0) { 7562306a36Sopenharmony_ci of_node_put(np); 7662306a36Sopenharmony_ci pr_err("failed to find smp-offset property\n"); 7762306a36Sopenharmony_ci return; 7862306a36Sopenharmony_ci } 7962306a36Sopenharmony_ci ctrl_base += offset; 8062306a36Sopenharmony_ci of_node_put(np); 8162306a36Sopenharmony_ci } 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic int hi3xxx_boot_secondary(unsigned int cpu, struct task_struct *idle) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci hi3xxx_set_cpu(cpu, true); 8762306a36Sopenharmony_ci hi3xxx_set_cpu_jump(cpu, secondary_startup); 8862306a36Sopenharmony_ci arch_send_wakeup_ipi_mask(cpumask_of(cpu)); 8962306a36Sopenharmony_ci return 0; 9062306a36Sopenharmony_ci} 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const struct smp_operations hi3xxx_smp_ops __initconst = { 9362306a36Sopenharmony_ci .smp_prepare_cpus = hi3xxx_smp_prepare_cpus, 9462306a36Sopenharmony_ci .smp_boot_secondary = hi3xxx_boot_secondary, 9562306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU 9662306a36Sopenharmony_ci .cpu_die = hi3xxx_cpu_die, 9762306a36Sopenharmony_ci .cpu_kill = hi3xxx_cpu_kill, 9862306a36Sopenharmony_ci#endif 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic void __init hisi_common_smp_prepare_cpus(unsigned int max_cpus) 10262306a36Sopenharmony_ci{ 10362306a36Sopenharmony_ci hisi_enable_scu_a9(); 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic void hix5hd2_set_scu_boot_addr(phys_addr_t start_addr, phys_addr_t jump_addr) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci void __iomem *virt; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci virt = ioremap(start_addr, PAGE_SIZE); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci writel_relaxed(0xe51ff004, virt); /* ldr pc, [pc, #-4] */ 11362306a36Sopenharmony_ci writel_relaxed(jump_addr, virt + 4); /* pc jump phy address */ 11462306a36Sopenharmony_ci iounmap(virt); 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic int hix5hd2_boot_secondary(unsigned int cpu, struct task_struct *idle) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci phys_addr_t jumpaddr; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci jumpaddr = __pa_symbol(secondary_startup); 12262306a36Sopenharmony_ci hix5hd2_set_scu_boot_addr(HIX5HD2_BOOT_ADDRESS, jumpaddr); 12362306a36Sopenharmony_ci hix5hd2_set_cpu(cpu, true); 12462306a36Sopenharmony_ci arch_send_wakeup_ipi_mask(cpumask_of(cpu)); 12562306a36Sopenharmony_ci return 0; 12662306a36Sopenharmony_ci} 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic const struct smp_operations hix5hd2_smp_ops __initconst = { 13062306a36Sopenharmony_ci .smp_prepare_cpus = hisi_common_smp_prepare_cpus, 13162306a36Sopenharmony_ci .smp_boot_secondary = hix5hd2_boot_secondary, 13262306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU 13362306a36Sopenharmony_ci .cpu_die = hix5hd2_cpu_die, 13462306a36Sopenharmony_ci#endif 13562306a36Sopenharmony_ci}; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci#define SC_SCTL_REMAP_CLR 0x00000100 13962306a36Sopenharmony_ci#define HIP01_BOOT_ADDRESS 0x80000000 14062306a36Sopenharmony_ci#define REG_SC_CTRL 0x000 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic void hip01_set_boot_addr(phys_addr_t start_addr, phys_addr_t jump_addr) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci void __iomem *virt; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci virt = phys_to_virt(start_addr); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci writel_relaxed(0xe51ff004, virt); 14962306a36Sopenharmony_ci writel_relaxed(jump_addr, virt + 4); 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic int hip01_boot_secondary(unsigned int cpu, struct task_struct *idle) 15362306a36Sopenharmony_ci{ 15462306a36Sopenharmony_ci phys_addr_t jumpaddr; 15562306a36Sopenharmony_ci unsigned int remap_reg_value = 0; 15662306a36Sopenharmony_ci struct device_node *node; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci jumpaddr = __pa_symbol(secondary_startup); 16062306a36Sopenharmony_ci hip01_set_boot_addr(HIP01_BOOT_ADDRESS, jumpaddr); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci node = of_find_compatible_node(NULL, NULL, "hisilicon,hip01-sysctrl"); 16362306a36Sopenharmony_ci if (WARN_ON(!node)) 16462306a36Sopenharmony_ci return -1; 16562306a36Sopenharmony_ci ctrl_base = of_iomap(node, 0); 16662306a36Sopenharmony_ci of_node_put(node); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci /* set the secondary core boot from DDR */ 16962306a36Sopenharmony_ci remap_reg_value = readl_relaxed(ctrl_base + REG_SC_CTRL); 17062306a36Sopenharmony_ci barrier(); 17162306a36Sopenharmony_ci remap_reg_value |= SC_SCTL_REMAP_CLR; 17262306a36Sopenharmony_ci barrier(); 17362306a36Sopenharmony_ci writel_relaxed(remap_reg_value, ctrl_base + REG_SC_CTRL); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci hip01_set_cpu(cpu, true); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci return 0; 17862306a36Sopenharmony_ci} 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const struct smp_operations hip01_smp_ops __initconst = { 18162306a36Sopenharmony_ci .smp_prepare_cpus = hisi_common_smp_prepare_cpus, 18262306a36Sopenharmony_ci .smp_boot_secondary = hip01_boot_secondary, 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(hi3xxx_smp, "hisilicon,hi3620-smp", &hi3xxx_smp_ops); 18662306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(hix5hd2_smp, "hisilicon,hix5hd2-smp", &hix5hd2_smp_ops); 18762306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(hip01_smp, "hisilicon,hip01-smp", &hip01_smp_ops); 188