162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mach-footbridge/dc21285-timer.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 1998 Russell King. 662306a36Sopenharmony_ci * Copyright (C) 1998 Phil Blundell 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci#include <linux/clockchips.h> 962306a36Sopenharmony_ci#include <linux/clocksource.h> 1062306a36Sopenharmony_ci#include <linux/init.h> 1162306a36Sopenharmony_ci#include <linux/interrupt.h> 1262306a36Sopenharmony_ci#include <linux/irq.h> 1362306a36Sopenharmony_ci#include <linux/sched_clock.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <asm/irq.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <asm/hardware/dec21285.h> 1862306a36Sopenharmony_ci#include <asm/mach/time.h> 1962306a36Sopenharmony_ci#include <asm/system_info.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include "common.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic u64 cksrc_dc21285_read(struct clocksource *cs) 2462306a36Sopenharmony_ci{ 2562306a36Sopenharmony_ci return cs->mask - *CSR_TIMER2_VALUE; 2662306a36Sopenharmony_ci} 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic int cksrc_dc21285_enable(struct clocksource *cs) 2962306a36Sopenharmony_ci{ 3062306a36Sopenharmony_ci *CSR_TIMER2_LOAD = cs->mask; 3162306a36Sopenharmony_ci *CSR_TIMER2_CLR = 0; 3262306a36Sopenharmony_ci *CSR_TIMER2_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16; 3362306a36Sopenharmony_ci return 0; 3462306a36Sopenharmony_ci} 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic void cksrc_dc21285_disable(struct clocksource *cs) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci *CSR_TIMER2_CNTL = 0; 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic struct clocksource cksrc_dc21285 = { 4262306a36Sopenharmony_ci .name = "dc21285_timer2", 4362306a36Sopenharmony_ci .rating = 200, 4462306a36Sopenharmony_ci .read = cksrc_dc21285_read, 4562306a36Sopenharmony_ci .enable = cksrc_dc21285_enable, 4662306a36Sopenharmony_ci .disable = cksrc_dc21285_disable, 4762306a36Sopenharmony_ci .mask = CLOCKSOURCE_MASK(24), 4862306a36Sopenharmony_ci .flags = CLOCK_SOURCE_IS_CONTINUOUS, 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic int ckevt_dc21285_set_next_event(unsigned long delta, 5262306a36Sopenharmony_ci struct clock_event_device *c) 5362306a36Sopenharmony_ci{ 5462306a36Sopenharmony_ci *CSR_TIMER1_CLR = 0; 5562306a36Sopenharmony_ci *CSR_TIMER1_LOAD = delta; 5662306a36Sopenharmony_ci *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci return 0; 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic int ckevt_dc21285_shutdown(struct clock_event_device *c) 6262306a36Sopenharmony_ci{ 6362306a36Sopenharmony_ci *CSR_TIMER1_CNTL = 0; 6462306a36Sopenharmony_ci return 0; 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic int ckevt_dc21285_set_periodic(struct clock_event_device *c) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci *CSR_TIMER1_CLR = 0; 7062306a36Sopenharmony_ci *CSR_TIMER1_LOAD = (mem_fclk_21285 + 8 * HZ) / (16 * HZ); 7162306a36Sopenharmony_ci *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_AUTORELOAD | 7262306a36Sopenharmony_ci TIMER_CNTL_DIV16; 7362306a36Sopenharmony_ci return 0; 7462306a36Sopenharmony_ci} 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic struct clock_event_device ckevt_dc21285 = { 7762306a36Sopenharmony_ci .name = "dc21285_timer1", 7862306a36Sopenharmony_ci .features = CLOCK_EVT_FEAT_PERIODIC | 7962306a36Sopenharmony_ci CLOCK_EVT_FEAT_ONESHOT, 8062306a36Sopenharmony_ci .rating = 200, 8162306a36Sopenharmony_ci .irq = IRQ_TIMER1, 8262306a36Sopenharmony_ci .set_next_event = ckevt_dc21285_set_next_event, 8362306a36Sopenharmony_ci .set_state_shutdown = ckevt_dc21285_shutdown, 8462306a36Sopenharmony_ci .set_state_periodic = ckevt_dc21285_set_periodic, 8562306a36Sopenharmony_ci .set_state_oneshot = ckevt_dc21285_shutdown, 8662306a36Sopenharmony_ci .tick_resume = ckevt_dc21285_set_periodic, 8762306a36Sopenharmony_ci}; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic irqreturn_t timer1_interrupt(int irq, void *dev_id) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci struct clock_event_device *ce = dev_id; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci *CSR_TIMER1_CLR = 0; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci /* Stop the timer if in one-shot mode */ 9662306a36Sopenharmony_ci if (clockevent_state_oneshot(ce)) 9762306a36Sopenharmony_ci *CSR_TIMER1_CNTL = 0; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci ce->event_handler(ce); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci return IRQ_HANDLED; 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci/* 10562306a36Sopenharmony_ci * Set up timer interrupt. 10662306a36Sopenharmony_ci */ 10762306a36Sopenharmony_civoid __init footbridge_timer_init(void) 10862306a36Sopenharmony_ci{ 10962306a36Sopenharmony_ci struct clock_event_device *ce = &ckevt_dc21285; 11062306a36Sopenharmony_ci unsigned rate = DIV_ROUND_CLOSEST(mem_fclk_21285, 16); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci clocksource_register_hz(&cksrc_dc21285, rate); 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci if (request_irq(ce->irq, timer1_interrupt, IRQF_TIMER | IRQF_IRQPOLL, 11562306a36Sopenharmony_ci "dc21285_timer1", &ckevt_dc21285)) 11662306a36Sopenharmony_ci pr_err("Failed to request irq %d (dc21285_timer1)", ce->irq); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci ce->cpumask = cpumask_of(smp_processor_id()); 11962306a36Sopenharmony_ci clockevents_config_and_register(ce, rate, 0x4, 0xffffff); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic u64 notrace footbridge_read_sched_clock(void) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci return ~*CSR_TIMER3_VALUE; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_civoid __init footbridge_sched_clock(void) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci unsigned rate = DIV_ROUND_CLOSEST(mem_fclk_21285, 16); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci *CSR_TIMER3_LOAD = 0; 13262306a36Sopenharmony_ci *CSR_TIMER3_CLR = 0; 13362306a36Sopenharmony_ci *CSR_TIMER3_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci sched_clock_register(footbridge_read_sched_clock, 24, rate); 13662306a36Sopenharmony_ci} 137