162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright (c) 2014 Samsung Electronics Co., Ltd.
362306a36Sopenharmony_ci//		http://www.samsung.com
462306a36Sopenharmony_ci//
562306a36Sopenharmony_ci// Based on arch/arm/mach-vexpress/dcscb.c
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/arm-cci.h>
862306a36Sopenharmony_ci#include <linux/delay.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/of_address.h>
1162306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1262306a36Sopenharmony_ci#include <linux/soc/samsung/exynos-regs-pmu.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <asm/cputype.h>
1562306a36Sopenharmony_ci#include <asm/cp15.h>
1662306a36Sopenharmony_ci#include <asm/mcpm.h>
1762306a36Sopenharmony_ci#include <asm/smp_plat.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define EXYNOS5420_CPUS_PER_CLUSTER	4
2262306a36Sopenharmony_ci#define EXYNOS5420_NR_CLUSTERS		2
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define EXYNOS5420_ENABLE_AUTOMATIC_CORE_DOWN	BIT(9)
2562306a36Sopenharmony_ci#define EXYNOS5420_USE_ARM_CORE_DOWN_STATE	BIT(29)
2662306a36Sopenharmony_ci#define EXYNOS5420_USE_L2_COMMON_UP_STATE	BIT(30)
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic void __iomem *ns_sram_base_addr __ro_after_init;
2962306a36Sopenharmony_cistatic bool secure_firmware __ro_after_init;
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci/*
3262306a36Sopenharmony_ci * The common v7_exit_coherency_flush API could not be used because of the
3362306a36Sopenharmony_ci * Erratum 799270 workaround. This macro is the same as the common one (in
3462306a36Sopenharmony_ci * arch/arm/include/asm/cacheflush.h) except for the erratum handling.
3562306a36Sopenharmony_ci */
3662306a36Sopenharmony_ci#define exynos_v7_exit_coherency_flush(level) \
3762306a36Sopenharmony_ci	asm volatile( \
3862306a36Sopenharmony_ci	"mrc	p15, 0, r0, c1, c0, 0	@ get SCTLR\n\t" \
3962306a36Sopenharmony_ci	"bic	r0, r0, #"__stringify(CR_C)"\n\t" \
4062306a36Sopenharmony_ci	"mcr	p15, 0, r0, c1, c0, 0	@ set SCTLR\n\t" \
4162306a36Sopenharmony_ci	"isb\n\t"\
4262306a36Sopenharmony_ci	"bl	v7_flush_dcache_"__stringify(level)"\n\t" \
4362306a36Sopenharmony_ci	"mrc	p15, 0, r0, c1, c0, 1	@ get ACTLR\n\t" \
4462306a36Sopenharmony_ci	"bic	r0, r0, #(1 << 6)	@ disable local coherency\n\t" \
4562306a36Sopenharmony_ci	/* Dummy Load of a device register to avoid Erratum 799270 */ \
4662306a36Sopenharmony_ci	"ldr	r4, [%0]\n\t" \
4762306a36Sopenharmony_ci	"and	r4, r4, #0\n\t" \
4862306a36Sopenharmony_ci	"orr	r0, r0, r4\n\t" \
4962306a36Sopenharmony_ci	"mcr	p15, 0, r0, c1, c0, 1	@ set ACTLR\n\t" \
5062306a36Sopenharmony_ci	"isb\n\t" \
5162306a36Sopenharmony_ci	"dsb\n\t" \
5262306a36Sopenharmony_ci	: \
5362306a36Sopenharmony_ci	: "Ir" (pmu_base_addr + S5P_INFORM0) \
5462306a36Sopenharmony_ci	: "r0", "r1", "r2", "r3", "r4", "r5", "r6", \
5562306a36Sopenharmony_ci	  "r9", "r10", "ip", "lr", "memory")
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistatic int exynos_cpu_powerup(unsigned int cpu, unsigned int cluster)
5862306a36Sopenharmony_ci{
5962306a36Sopenharmony_ci	unsigned int cpunr = cpu + (cluster * EXYNOS5420_CPUS_PER_CLUSTER);
6062306a36Sopenharmony_ci	bool state;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
6362306a36Sopenharmony_ci	if (cpu >= EXYNOS5420_CPUS_PER_CLUSTER ||
6462306a36Sopenharmony_ci		cluster >= EXYNOS5420_NR_CLUSTERS)
6562306a36Sopenharmony_ci		return -EINVAL;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci	state = exynos_cpu_power_state(cpunr);
6862306a36Sopenharmony_ci	exynos_cpu_power_up(cpunr);
6962306a36Sopenharmony_ci	if (!state && secure_firmware) {
7062306a36Sopenharmony_ci		/*
7162306a36Sopenharmony_ci		 * This assumes the cluster number of the big cores(Cortex A15)
7262306a36Sopenharmony_ci		 * is 0 and the Little cores(Cortex A7) is 1.
7362306a36Sopenharmony_ci		 * When the system was booted from the Little core,
7462306a36Sopenharmony_ci		 * they should be reset during power up cpu.
7562306a36Sopenharmony_ci		 */
7662306a36Sopenharmony_ci		if (cluster &&
7762306a36Sopenharmony_ci		    cluster == MPIDR_AFFINITY_LEVEL(cpu_logical_map(0), 1)) {
7862306a36Sopenharmony_ci			unsigned int timeout = 16;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci			/*
8162306a36Sopenharmony_ci			 * Before we reset the Little cores, we should wait
8262306a36Sopenharmony_ci			 * the SPARE2 register is set to 1 because the init
8362306a36Sopenharmony_ci			 * codes of the iROM will set the register after
8462306a36Sopenharmony_ci			 * initialization.
8562306a36Sopenharmony_ci			 */
8662306a36Sopenharmony_ci			while (timeout && !pmu_raw_readl(S5P_PMU_SPARE2)) {
8762306a36Sopenharmony_ci				timeout--;
8862306a36Sopenharmony_ci				udelay(10);
8962306a36Sopenharmony_ci			}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			if (timeout == 0) {
9262306a36Sopenharmony_ci				pr_err("cpu %u cluster %u powerup failed\n",
9362306a36Sopenharmony_ci				       cpu, cluster);
9462306a36Sopenharmony_ci				exynos_cpu_power_down(cpunr);
9562306a36Sopenharmony_ci				return -ETIMEDOUT;
9662306a36Sopenharmony_ci			}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci			pmu_raw_writel(EXYNOS5420_KFC_CORE_RESET(cpu),
9962306a36Sopenharmony_ci					EXYNOS_SWRESET);
10062306a36Sopenharmony_ci		}
10162306a36Sopenharmony_ci	}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	return 0;
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic int exynos_cluster_powerup(unsigned int cluster)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	pr_debug("%s: cluster %u\n", __func__, cluster);
10962306a36Sopenharmony_ci	if (cluster >= EXYNOS5420_NR_CLUSTERS)
11062306a36Sopenharmony_ci		return -EINVAL;
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	exynos_cluster_power_up(cluster);
11362306a36Sopenharmony_ci	return 0;
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic void exynos_cpu_powerdown_prepare(unsigned int cpu, unsigned int cluster)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	unsigned int cpunr = cpu + (cluster * EXYNOS5420_CPUS_PER_CLUSTER);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
12162306a36Sopenharmony_ci	BUG_ON(cpu >= EXYNOS5420_CPUS_PER_CLUSTER ||
12262306a36Sopenharmony_ci			cluster >= EXYNOS5420_NR_CLUSTERS);
12362306a36Sopenharmony_ci	exynos_cpu_power_down(cpunr);
12462306a36Sopenharmony_ci}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic void exynos_cluster_powerdown_prepare(unsigned int cluster)
12762306a36Sopenharmony_ci{
12862306a36Sopenharmony_ci	pr_debug("%s: cluster %u\n", __func__, cluster);
12962306a36Sopenharmony_ci	BUG_ON(cluster >= EXYNOS5420_NR_CLUSTERS);
13062306a36Sopenharmony_ci	exynos_cluster_power_down(cluster);
13162306a36Sopenharmony_ci}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic void exynos_cpu_cache_disable(void)
13462306a36Sopenharmony_ci{
13562306a36Sopenharmony_ci	/* Disable and flush the local CPU cache. */
13662306a36Sopenharmony_ci	exynos_v7_exit_coherency_flush(louis);
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic void exynos_cluster_cache_disable(void)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A15) {
14262306a36Sopenharmony_ci		/*
14362306a36Sopenharmony_ci		 * On the Cortex-A15 we need to disable
14462306a36Sopenharmony_ci		 * L2 prefetching before flushing the cache.
14562306a36Sopenharmony_ci		 */
14662306a36Sopenharmony_ci		asm volatile(
14762306a36Sopenharmony_ci		"mcr	p15, 1, %0, c15, c0, 3\n\t"
14862306a36Sopenharmony_ci		"isb\n\t"
14962306a36Sopenharmony_ci		"dsb"
15062306a36Sopenharmony_ci		: : "r" (0x400));
15162306a36Sopenharmony_ci	}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	/* Flush all cache levels for this cluster. */
15462306a36Sopenharmony_ci	exynos_v7_exit_coherency_flush(all);
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/*
15762306a36Sopenharmony_ci	 * Disable cluster-level coherency by masking
15862306a36Sopenharmony_ci	 * incoming snoops and DVM messages:
15962306a36Sopenharmony_ci	 */
16062306a36Sopenharmony_ci	cci_disable_port_by_cpu(read_cpuid_mpidr());
16162306a36Sopenharmony_ci}
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic int exynos_wait_for_powerdown(unsigned int cpu, unsigned int cluster)
16462306a36Sopenharmony_ci{
16562306a36Sopenharmony_ci	unsigned int tries = 100;
16662306a36Sopenharmony_ci	unsigned int cpunr = cpu + (cluster * EXYNOS5420_CPUS_PER_CLUSTER);
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
16962306a36Sopenharmony_ci	BUG_ON(cpu >= EXYNOS5420_CPUS_PER_CLUSTER ||
17062306a36Sopenharmony_ci			cluster >= EXYNOS5420_NR_CLUSTERS);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* Wait for the core state to be OFF */
17362306a36Sopenharmony_ci	while (tries--) {
17462306a36Sopenharmony_ci		if ((exynos_cpu_power_state(cpunr) == 0))
17562306a36Sopenharmony_ci			return 0; /* success: the CPU is halted */
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci		/* Otherwise, wait and retry: */
17862306a36Sopenharmony_ci		msleep(1);
17962306a36Sopenharmony_ci	}
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	return -ETIMEDOUT; /* timeout */
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic void exynos_cpu_is_up(unsigned int cpu, unsigned int cluster)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	/* especially when resuming: make sure power control is set */
18762306a36Sopenharmony_ci	exynos_cpu_powerup(cpu, cluster);
18862306a36Sopenharmony_ci}
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistatic const struct mcpm_platform_ops exynos_power_ops = {
19162306a36Sopenharmony_ci	.cpu_powerup		= exynos_cpu_powerup,
19262306a36Sopenharmony_ci	.cluster_powerup	= exynos_cluster_powerup,
19362306a36Sopenharmony_ci	.cpu_powerdown_prepare	= exynos_cpu_powerdown_prepare,
19462306a36Sopenharmony_ci	.cluster_powerdown_prepare = exynos_cluster_powerdown_prepare,
19562306a36Sopenharmony_ci	.cpu_cache_disable	= exynos_cpu_cache_disable,
19662306a36Sopenharmony_ci	.cluster_cache_disable	= exynos_cluster_cache_disable,
19762306a36Sopenharmony_ci	.wait_for_powerdown	= exynos_wait_for_powerdown,
19862306a36Sopenharmony_ci	.cpu_is_up		= exynos_cpu_is_up,
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci/*
20262306a36Sopenharmony_ci * Enable cluster-level coherency, in preparation for turning on the MMU.
20362306a36Sopenharmony_ci */
20462306a36Sopenharmony_cistatic void __naked exynos_pm_power_up_setup(unsigned int affinity_level)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	asm volatile ("\n"
20762306a36Sopenharmony_ci	"cmp	r0, #1\n"
20862306a36Sopenharmony_ci	"bxne	lr\n"
20962306a36Sopenharmony_ci	"b	cci_enable_port_for_self");
21062306a36Sopenharmony_ci}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic const struct of_device_id exynos_dt_mcpm_match[] = {
21362306a36Sopenharmony_ci	{ .compatible = "samsung,exynos5420" },
21462306a36Sopenharmony_ci	{ .compatible = "samsung,exynos5800" },
21562306a36Sopenharmony_ci	{},
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic void exynos_mcpm_setup_entry_point(void)
21962306a36Sopenharmony_ci{
22062306a36Sopenharmony_ci	/*
22162306a36Sopenharmony_ci	 * U-Boot SPL is hardcoded to jump to the start of ns_sram_base_addr
22262306a36Sopenharmony_ci	 * as part of secondary_cpu_start().  Let's redirect it to the
22362306a36Sopenharmony_ci	 * mcpm_entry_point(). This is done during both secondary boot-up as
22462306a36Sopenharmony_ci	 * well as system resume.
22562306a36Sopenharmony_ci	 */
22662306a36Sopenharmony_ci	__raw_writel(0xe59f0000, ns_sram_base_addr);     /* ldr r0, [pc, #0] */
22762306a36Sopenharmony_ci	__raw_writel(0xe12fff10, ns_sram_base_addr + 4); /* bx  r0 */
22862306a36Sopenharmony_ci	__raw_writel(__pa_symbol(mcpm_entry_point), ns_sram_base_addr + 8);
22962306a36Sopenharmony_ci}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic struct syscore_ops exynos_mcpm_syscore_ops = {
23262306a36Sopenharmony_ci	.resume	= exynos_mcpm_setup_entry_point,
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic int __init exynos_mcpm_init(void)
23662306a36Sopenharmony_ci{
23762306a36Sopenharmony_ci	struct device_node *node;
23862306a36Sopenharmony_ci	unsigned int value, i;
23962306a36Sopenharmony_ci	int ret;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	node = of_find_matching_node(NULL, exynos_dt_mcpm_match);
24262306a36Sopenharmony_ci	if (!node)
24362306a36Sopenharmony_ci		return -ENODEV;
24462306a36Sopenharmony_ci	of_node_put(node);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	if (!cci_probed())
24762306a36Sopenharmony_ci		return -ENODEV;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	node = of_find_compatible_node(NULL, NULL,
25062306a36Sopenharmony_ci			"samsung,exynos4210-sysram-ns");
25162306a36Sopenharmony_ci	if (!node)
25262306a36Sopenharmony_ci		return -ENODEV;
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	ns_sram_base_addr = of_iomap(node, 0);
25562306a36Sopenharmony_ci	of_node_put(node);
25662306a36Sopenharmony_ci	if (!ns_sram_base_addr) {
25762306a36Sopenharmony_ci		pr_err("failed to map non-secure iRAM base address\n");
25862306a36Sopenharmony_ci		return -ENOMEM;
25962306a36Sopenharmony_ci	}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	secure_firmware = exynos_secure_firmware_available();
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	/*
26462306a36Sopenharmony_ci	 * To increase the stability of KFC reset we need to program
26562306a36Sopenharmony_ci	 * the PMU SPARE3 register
26662306a36Sopenharmony_ci	 */
26762306a36Sopenharmony_ci	pmu_raw_writel(EXYNOS5420_SWRESET_KFC_SEL, S5P_PMU_SPARE3);
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	ret = mcpm_platform_register(&exynos_power_ops);
27062306a36Sopenharmony_ci	if (!ret)
27162306a36Sopenharmony_ci		ret = mcpm_sync_init(exynos_pm_power_up_setup);
27262306a36Sopenharmony_ci	if (!ret)
27362306a36Sopenharmony_ci		ret = mcpm_loopback(exynos_cluster_cache_disable); /* turn on the CCI */
27462306a36Sopenharmony_ci	if (ret) {
27562306a36Sopenharmony_ci		iounmap(ns_sram_base_addr);
27662306a36Sopenharmony_ci		return ret;
27762306a36Sopenharmony_ci	}
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	mcpm_smp_set_ops();
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	pr_info("Exynos MCPM support installed\n");
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	/*
28462306a36Sopenharmony_ci	 * On Exynos5420/5800 for the A15 and A7 clusters:
28562306a36Sopenharmony_ci	 *
28662306a36Sopenharmony_ci	 * EXYNOS5420_ENABLE_AUTOMATIC_CORE_DOWN ensures that all the cores
28762306a36Sopenharmony_ci	 * in a cluster are turned off before turning off the cluster L2.
28862306a36Sopenharmony_ci	 *
28962306a36Sopenharmony_ci	 * EXYNOS5420_USE_ARM_CORE_DOWN_STATE ensures that a cores is powered
29062306a36Sopenharmony_ci	 * off before waking it up.
29162306a36Sopenharmony_ci	 *
29262306a36Sopenharmony_ci	 * EXYNOS5420_USE_L2_COMMON_UP_STATE ensures that cluster L2 will be
29362306a36Sopenharmony_ci	 * turned on before the first man is powered up.
29462306a36Sopenharmony_ci	 */
29562306a36Sopenharmony_ci	for (i = 0; i < EXYNOS5420_NR_CLUSTERS; i++) {
29662306a36Sopenharmony_ci		value = pmu_raw_readl(EXYNOS_COMMON_OPTION(i));
29762306a36Sopenharmony_ci		value |= EXYNOS5420_ENABLE_AUTOMATIC_CORE_DOWN |
29862306a36Sopenharmony_ci			 EXYNOS5420_USE_ARM_CORE_DOWN_STATE    |
29962306a36Sopenharmony_ci			 EXYNOS5420_USE_L2_COMMON_UP_STATE;
30062306a36Sopenharmony_ci		pmu_raw_writel(value, EXYNOS_COMMON_OPTION(i));
30162306a36Sopenharmony_ci	}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	exynos_mcpm_setup_entry_point();
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	register_syscore_ops(&exynos_mcpm_syscore_ops);
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	return ret;
30862306a36Sopenharmony_ci}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ciearly_initcall(exynos_mcpm_init);
311