162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * arch/arm/mach-ep93xx/clock.c 462306a36Sopenharmony_ci * Clock control for Cirrus EP93xx chips. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/err.h> 1462306a36Sopenharmony_ci#include <linux/module.h> 1562306a36Sopenharmony_ci#include <linux/string.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/spinlock.h> 1862306a36Sopenharmony_ci#include <linux/clkdev.h> 1962306a36Sopenharmony_ci#include <linux/clk-provider.h> 2062306a36Sopenharmony_ci#include <linux/soc/cirrus/ep93xx.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "hardware.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include <asm/div64.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "soc.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(clk_lock); 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 }; 3162306a36Sopenharmony_cistatic char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 }; 3262306a36Sopenharmony_cistatic char pclk_divisors[] = { 1, 2, 4, 8 }; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic char adc_divisors[] = { 16, 4 }; 3562306a36Sopenharmony_cistatic char sclk_divisors[] = { 2, 4 }; 3662306a36Sopenharmony_cistatic char lrclk_divisors[] = { 32, 64, 128 }; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic const char * const mux_parents[] = { 3962306a36Sopenharmony_ci "xtali", 4062306a36Sopenharmony_ci "pll1", 4162306a36Sopenharmony_ci "pll2" 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci/* 4562306a36Sopenharmony_ci * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS 4662306a36Sopenharmony_ci */ 4762306a36Sopenharmony_cistatic unsigned long calc_pll_rate(unsigned long long rate, u32 config_word) 4862306a36Sopenharmony_ci{ 4962306a36Sopenharmony_ci int i; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */ 5262306a36Sopenharmony_ci rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */ 5362306a36Sopenharmony_ci do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */ 5462306a36Sopenharmony_ci for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */ 5562306a36Sopenharmony_ci rate >>= 1; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci return (unsigned long)rate; 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistruct clk_psc { 6162306a36Sopenharmony_ci struct clk_hw hw; 6262306a36Sopenharmony_ci void __iomem *reg; 6362306a36Sopenharmony_ci u8 bit_idx; 6462306a36Sopenharmony_ci u32 mask; 6562306a36Sopenharmony_ci u8 shift; 6662306a36Sopenharmony_ci u8 width; 6762306a36Sopenharmony_ci char *div; 6862306a36Sopenharmony_ci u8 num_div; 6962306a36Sopenharmony_ci spinlock_t *lock; 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci#define to_clk_psc(_hw) container_of(_hw, struct clk_psc, hw) 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic int ep93xx_clk_is_enabled(struct clk_hw *hw) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 7762306a36Sopenharmony_ci u32 val = readl(psc->reg); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci return (val & BIT(psc->bit_idx)) ? 1 : 0; 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic int ep93xx_clk_enable(struct clk_hw *hw) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 8562306a36Sopenharmony_ci unsigned long flags = 0; 8662306a36Sopenharmony_ci u32 val; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci if (psc->lock) 8962306a36Sopenharmony_ci spin_lock_irqsave(psc->lock, flags); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci val = __raw_readl(psc->reg); 9262306a36Sopenharmony_ci val |= BIT(psc->bit_idx); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(val, psc->reg); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci if (psc->lock) 9762306a36Sopenharmony_ci spin_unlock_irqrestore(psc->lock, flags); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci return 0; 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic void ep93xx_clk_disable(struct clk_hw *hw) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 10562306a36Sopenharmony_ci unsigned long flags = 0; 10662306a36Sopenharmony_ci u32 val; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci if (psc->lock) 10962306a36Sopenharmony_ci spin_lock_irqsave(psc->lock, flags); 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci val = __raw_readl(psc->reg); 11262306a36Sopenharmony_ci val &= ~BIT(psc->bit_idx); 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(val, psc->reg); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci if (psc->lock) 11762306a36Sopenharmony_ci spin_unlock_irqrestore(psc->lock, flags); 11862306a36Sopenharmony_ci} 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic const struct clk_ops clk_ep93xx_gate_ops = { 12162306a36Sopenharmony_ci .enable = ep93xx_clk_enable, 12262306a36Sopenharmony_ci .disable = ep93xx_clk_disable, 12362306a36Sopenharmony_ci .is_enabled = ep93xx_clk_is_enabled, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic struct clk_hw *ep93xx_clk_register_gate(const char *name, 12762306a36Sopenharmony_ci const char *parent_name, 12862306a36Sopenharmony_ci void __iomem *reg, 12962306a36Sopenharmony_ci u8 bit_idx) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci struct clk_init_data init; 13262306a36Sopenharmony_ci struct clk_psc *psc; 13362306a36Sopenharmony_ci struct clk *clk; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci psc = kzalloc(sizeof(*psc), GFP_KERNEL); 13662306a36Sopenharmony_ci if (!psc) 13762306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci init.name = name; 14062306a36Sopenharmony_ci init.ops = &clk_ep93xx_gate_ops; 14162306a36Sopenharmony_ci init.flags = CLK_SET_RATE_PARENT; 14262306a36Sopenharmony_ci init.parent_names = (parent_name ? &parent_name : NULL); 14362306a36Sopenharmony_ci init.num_parents = (parent_name ? 1 : 0); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci psc->reg = reg; 14662306a36Sopenharmony_ci psc->bit_idx = bit_idx; 14762306a36Sopenharmony_ci psc->hw.init = &init; 14862306a36Sopenharmony_ci psc->lock = &clk_lock; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci clk = clk_register(NULL, &psc->hw); 15162306a36Sopenharmony_ci if (IS_ERR(clk)) { 15262306a36Sopenharmony_ci kfree(psc); 15362306a36Sopenharmony_ci return ERR_CAST(clk); 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci return &psc->hw; 15762306a36Sopenharmony_ci} 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistatic u8 ep93xx_mux_get_parent(struct clk_hw *hw) 16062306a36Sopenharmony_ci{ 16162306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 16262306a36Sopenharmony_ci u32 val = __raw_readl(psc->reg); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci if (!(val & EP93XX_SYSCON_CLKDIV_ESEL)) 16562306a36Sopenharmony_ci return 0; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci if (!(val & EP93XX_SYSCON_CLKDIV_PSEL)) 16862306a36Sopenharmony_ci return 1; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci return 2; 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic int ep93xx_mux_set_parent_lock(struct clk_hw *hw, u8 index) 17462306a36Sopenharmony_ci{ 17562306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 17662306a36Sopenharmony_ci unsigned long flags = 0; 17762306a36Sopenharmony_ci u32 val; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci if (index >= ARRAY_SIZE(mux_parents)) 18062306a36Sopenharmony_ci return -EINVAL; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci if (psc->lock) 18362306a36Sopenharmony_ci spin_lock_irqsave(psc->lock, flags); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci val = __raw_readl(psc->reg); 18662306a36Sopenharmony_ci val &= ~(EP93XX_SYSCON_CLKDIV_ESEL | EP93XX_SYSCON_CLKDIV_PSEL); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci if (index != 0) { 19062306a36Sopenharmony_ci val |= EP93XX_SYSCON_CLKDIV_ESEL; 19162306a36Sopenharmony_ci val |= (index - 1) ? EP93XX_SYSCON_CLKDIV_PSEL : 0; 19262306a36Sopenharmony_ci } 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(val, psc->reg); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci if (psc->lock) 19762306a36Sopenharmony_ci spin_unlock_irqrestore(psc->lock, flags); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci return 0; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic bool is_best(unsigned long rate, unsigned long now, 20362306a36Sopenharmony_ci unsigned long best) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci return abs(rate - now) < abs(rate - best); 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic int ep93xx_mux_determine_rate(struct clk_hw *hw, 20962306a36Sopenharmony_ci struct clk_rate_request *req) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci unsigned long rate = req->rate; 21262306a36Sopenharmony_ci struct clk *best_parent = NULL; 21362306a36Sopenharmony_ci unsigned long __parent_rate; 21462306a36Sopenharmony_ci unsigned long best_rate = 0, actual_rate, mclk_rate; 21562306a36Sopenharmony_ci unsigned long best_parent_rate; 21662306a36Sopenharmony_ci int __div = 0, __pdiv = 0; 21762306a36Sopenharmony_ci int i; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci /* 22062306a36Sopenharmony_ci * Try the two pll's and the external clock 22162306a36Sopenharmony_ci * Because the valid predividers are 2, 2.5 and 3, we multiply 22262306a36Sopenharmony_ci * all the clocks by 2 to avoid floating point math. 22362306a36Sopenharmony_ci * 22462306a36Sopenharmony_ci * This is based on the algorithm in the ep93xx raster guide: 22562306a36Sopenharmony_ci * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf 22662306a36Sopenharmony_ci * 22762306a36Sopenharmony_ci */ 22862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mux_parents); i++) { 22962306a36Sopenharmony_ci struct clk *parent = clk_get_sys(mux_parents[i], NULL); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci __parent_rate = clk_get_rate(parent); 23262306a36Sopenharmony_ci mclk_rate = __parent_rate * 2; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* Try each predivider value */ 23562306a36Sopenharmony_ci for (__pdiv = 4; __pdiv <= 6; __pdiv++) { 23662306a36Sopenharmony_ci __div = mclk_rate / (rate * __pdiv); 23762306a36Sopenharmony_ci if (__div < 2 || __div > 127) 23862306a36Sopenharmony_ci continue; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci actual_rate = mclk_rate / (__pdiv * __div); 24162306a36Sopenharmony_ci if (is_best(rate, actual_rate, best_rate)) { 24262306a36Sopenharmony_ci best_rate = actual_rate; 24362306a36Sopenharmony_ci best_parent_rate = __parent_rate; 24462306a36Sopenharmony_ci best_parent = parent; 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci } 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci if (!best_parent) 25062306a36Sopenharmony_ci return -EINVAL; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci req->best_parent_rate = best_parent_rate; 25362306a36Sopenharmony_ci req->best_parent_hw = __clk_get_hw(best_parent); 25462306a36Sopenharmony_ci req->rate = best_rate; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci return 0; 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic unsigned long ep93xx_ddiv_recalc_rate(struct clk_hw *hw, 26062306a36Sopenharmony_ci unsigned long parent_rate) 26162306a36Sopenharmony_ci{ 26262306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 26362306a36Sopenharmony_ci unsigned long rate = 0; 26462306a36Sopenharmony_ci u32 val = __raw_readl(psc->reg); 26562306a36Sopenharmony_ci int __pdiv = ((val >> EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) & 0x03); 26662306a36Sopenharmony_ci int __div = val & 0x7f; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci if (__div > 0) 26962306a36Sopenharmony_ci rate = (parent_rate * 2) / ((__pdiv + 3) * __div); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci return rate; 27262306a36Sopenharmony_ci} 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic int ep93xx_ddiv_set_rate(struct clk_hw *hw, unsigned long rate, 27562306a36Sopenharmony_ci unsigned long parent_rate) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 27862306a36Sopenharmony_ci int pdiv = 0, div = 0; 27962306a36Sopenharmony_ci unsigned long best_rate = 0, actual_rate, mclk_rate; 28062306a36Sopenharmony_ci int __div = 0, __pdiv = 0; 28162306a36Sopenharmony_ci u32 val; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci mclk_rate = parent_rate * 2; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci for (__pdiv = 4; __pdiv <= 6; __pdiv++) { 28662306a36Sopenharmony_ci __div = mclk_rate / (rate * __pdiv); 28762306a36Sopenharmony_ci if (__div < 2 || __div > 127) 28862306a36Sopenharmony_ci continue; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci actual_rate = mclk_rate / (__pdiv * __div); 29162306a36Sopenharmony_ci if (is_best(rate, actual_rate, best_rate)) { 29262306a36Sopenharmony_ci pdiv = __pdiv - 3; 29362306a36Sopenharmony_ci div = __div; 29462306a36Sopenharmony_ci best_rate = actual_rate; 29562306a36Sopenharmony_ci } 29662306a36Sopenharmony_ci } 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci if (!best_rate) 29962306a36Sopenharmony_ci return -EINVAL; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci val = __raw_readl(psc->reg); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci /* Clear old dividers */ 30462306a36Sopenharmony_ci val &= ~0x37f; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci /* Set the new pdiv and div bits for the new clock rate */ 30762306a36Sopenharmony_ci val |= (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div; 30862306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(val, psc->reg); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci return 0; 31162306a36Sopenharmony_ci} 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic const struct clk_ops clk_ddiv_ops = { 31462306a36Sopenharmony_ci .enable = ep93xx_clk_enable, 31562306a36Sopenharmony_ci .disable = ep93xx_clk_disable, 31662306a36Sopenharmony_ci .is_enabled = ep93xx_clk_is_enabled, 31762306a36Sopenharmony_ci .get_parent = ep93xx_mux_get_parent, 31862306a36Sopenharmony_ci .set_parent = ep93xx_mux_set_parent_lock, 31962306a36Sopenharmony_ci .determine_rate = ep93xx_mux_determine_rate, 32062306a36Sopenharmony_ci .recalc_rate = ep93xx_ddiv_recalc_rate, 32162306a36Sopenharmony_ci .set_rate = ep93xx_ddiv_set_rate, 32262306a36Sopenharmony_ci}; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_cistatic struct clk_hw *clk_hw_register_ddiv(const char *name, 32562306a36Sopenharmony_ci void __iomem *reg, 32662306a36Sopenharmony_ci u8 bit_idx) 32762306a36Sopenharmony_ci{ 32862306a36Sopenharmony_ci struct clk_init_data init; 32962306a36Sopenharmony_ci struct clk_psc *psc; 33062306a36Sopenharmony_ci struct clk *clk; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci psc = kzalloc(sizeof(*psc), GFP_KERNEL); 33362306a36Sopenharmony_ci if (!psc) 33462306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci init.name = name; 33762306a36Sopenharmony_ci init.ops = &clk_ddiv_ops; 33862306a36Sopenharmony_ci init.flags = 0; 33962306a36Sopenharmony_ci init.parent_names = mux_parents; 34062306a36Sopenharmony_ci init.num_parents = ARRAY_SIZE(mux_parents); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci psc->reg = reg; 34362306a36Sopenharmony_ci psc->bit_idx = bit_idx; 34462306a36Sopenharmony_ci psc->lock = &clk_lock; 34562306a36Sopenharmony_ci psc->hw.init = &init; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci clk = clk_register(NULL, &psc->hw); 34862306a36Sopenharmony_ci if (IS_ERR(clk)) { 34962306a36Sopenharmony_ci kfree(psc); 35062306a36Sopenharmony_ci return ERR_CAST(clk); 35162306a36Sopenharmony_ci } 35262306a36Sopenharmony_ci return &psc->hw; 35362306a36Sopenharmony_ci} 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic unsigned long ep93xx_div_recalc_rate(struct clk_hw *hw, 35662306a36Sopenharmony_ci unsigned long parent_rate) 35762306a36Sopenharmony_ci{ 35862306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 35962306a36Sopenharmony_ci u32 val = __raw_readl(psc->reg); 36062306a36Sopenharmony_ci u8 index = (val & psc->mask) >> psc->shift; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci if (index > psc->num_div) 36362306a36Sopenharmony_ci return 0; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci return DIV_ROUND_UP_ULL(parent_rate, psc->div[index]); 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic long ep93xx_div_round_rate(struct clk_hw *hw, unsigned long rate, 36962306a36Sopenharmony_ci unsigned long *parent_rate) 37062306a36Sopenharmony_ci{ 37162306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 37262306a36Sopenharmony_ci unsigned long best = 0, now, maxdiv; 37362306a36Sopenharmony_ci int i; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci maxdiv = psc->div[psc->num_div - 1]; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci for (i = 0; i < psc->num_div; i++) { 37862306a36Sopenharmony_ci if ((rate * psc->div[i]) == *parent_rate) 37962306a36Sopenharmony_ci return DIV_ROUND_UP_ULL((u64)*parent_rate, psc->div[i]); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci now = DIV_ROUND_UP_ULL((u64)*parent_rate, psc->div[i]); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci if (is_best(rate, now, best)) 38462306a36Sopenharmony_ci best = now; 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci if (!best) 38862306a36Sopenharmony_ci best = DIV_ROUND_UP_ULL(*parent_rate, maxdiv); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci return best; 39162306a36Sopenharmony_ci} 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_cistatic int ep93xx_div_set_rate(struct clk_hw *hw, unsigned long rate, 39462306a36Sopenharmony_ci unsigned long parent_rate) 39562306a36Sopenharmony_ci{ 39662306a36Sopenharmony_ci struct clk_psc *psc = to_clk_psc(hw); 39762306a36Sopenharmony_ci u32 val = __raw_readl(psc->reg) & ~psc->mask; 39862306a36Sopenharmony_ci int i; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci for (i = 0; i < psc->num_div; i++) 40162306a36Sopenharmony_ci if (rate == parent_rate / psc->div[i]) { 40262306a36Sopenharmony_ci val |= i << psc->shift; 40362306a36Sopenharmony_ci break; 40462306a36Sopenharmony_ci } 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci if (i == psc->num_div) 40762306a36Sopenharmony_ci return -EINVAL; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(val, psc->reg); 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci return 0; 41262306a36Sopenharmony_ci} 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_cistatic const struct clk_ops ep93xx_div_ops = { 41562306a36Sopenharmony_ci .enable = ep93xx_clk_enable, 41662306a36Sopenharmony_ci .disable = ep93xx_clk_disable, 41762306a36Sopenharmony_ci .is_enabled = ep93xx_clk_is_enabled, 41862306a36Sopenharmony_ci .recalc_rate = ep93xx_div_recalc_rate, 41962306a36Sopenharmony_ci .round_rate = ep93xx_div_round_rate, 42062306a36Sopenharmony_ci .set_rate = ep93xx_div_set_rate, 42162306a36Sopenharmony_ci}; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic struct clk_hw *clk_hw_register_div(const char *name, 42462306a36Sopenharmony_ci const char *parent_name, 42562306a36Sopenharmony_ci void __iomem *reg, 42662306a36Sopenharmony_ci u8 enable_bit, 42762306a36Sopenharmony_ci u8 shift, 42862306a36Sopenharmony_ci u8 width, 42962306a36Sopenharmony_ci char *clk_divisors, 43062306a36Sopenharmony_ci u8 num_div) 43162306a36Sopenharmony_ci{ 43262306a36Sopenharmony_ci struct clk_init_data init; 43362306a36Sopenharmony_ci struct clk_psc *psc; 43462306a36Sopenharmony_ci struct clk *clk; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci psc = kzalloc(sizeof(*psc), GFP_KERNEL); 43762306a36Sopenharmony_ci if (!psc) 43862306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci init.name = name; 44162306a36Sopenharmony_ci init.ops = &ep93xx_div_ops; 44262306a36Sopenharmony_ci init.flags = 0; 44362306a36Sopenharmony_ci init.parent_names = (parent_name ? &parent_name : NULL); 44462306a36Sopenharmony_ci init.num_parents = 1; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci psc->reg = reg; 44762306a36Sopenharmony_ci psc->bit_idx = enable_bit; 44862306a36Sopenharmony_ci psc->mask = GENMASK(shift + width - 1, shift); 44962306a36Sopenharmony_ci psc->shift = shift; 45062306a36Sopenharmony_ci psc->div = clk_divisors; 45162306a36Sopenharmony_ci psc->num_div = num_div; 45262306a36Sopenharmony_ci psc->lock = &clk_lock; 45362306a36Sopenharmony_ci psc->hw.init = &init; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci clk = clk_register(NULL, &psc->hw); 45662306a36Sopenharmony_ci if (IS_ERR(clk)) { 45762306a36Sopenharmony_ci kfree(psc); 45862306a36Sopenharmony_ci return ERR_CAST(clk); 45962306a36Sopenharmony_ci } 46062306a36Sopenharmony_ci return &psc->hw; 46162306a36Sopenharmony_ci} 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_cistruct ep93xx_gate { 46462306a36Sopenharmony_ci unsigned int bit; 46562306a36Sopenharmony_ci const char *dev_id; 46662306a36Sopenharmony_ci const char *con_id; 46762306a36Sopenharmony_ci}; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic struct ep93xx_gate ep93xx_uarts[] = { 47062306a36Sopenharmony_ci {EP93XX_SYSCON_DEVCFG_U1EN, "apb:uart1", NULL}, 47162306a36Sopenharmony_ci {EP93XX_SYSCON_DEVCFG_U2EN, "apb:uart2", NULL}, 47262306a36Sopenharmony_ci {EP93XX_SYSCON_DEVCFG_U3EN, "apb:uart3", NULL}, 47362306a36Sopenharmony_ci}; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_cistatic void __init ep93xx_uart_clock_init(void) 47662306a36Sopenharmony_ci{ 47762306a36Sopenharmony_ci unsigned int i; 47862306a36Sopenharmony_ci struct clk_hw *hw; 47962306a36Sopenharmony_ci u32 value; 48062306a36Sopenharmony_ci unsigned int clk_uart_div; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci value = __raw_readl(EP93XX_SYSCON_PWRCNT); 48362306a36Sopenharmony_ci if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD) 48462306a36Sopenharmony_ci clk_uart_div = 1; 48562306a36Sopenharmony_ci else 48662306a36Sopenharmony_ci clk_uart_div = 2; 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "uart", "xtali", 0, 1, clk_uart_div); 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci /* parenting uart gate clocks to uart clock */ 49162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ep93xx_uarts); i++) { 49262306a36Sopenharmony_ci hw = ep93xx_clk_register_gate(ep93xx_uarts[i].dev_id, 49362306a36Sopenharmony_ci "uart", 49462306a36Sopenharmony_ci EP93XX_SYSCON_DEVCFG, 49562306a36Sopenharmony_ci ep93xx_uarts[i].bit); 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, ep93xx_uarts[i].dev_id); 49862306a36Sopenharmony_ci } 49962306a36Sopenharmony_ci} 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct ep93xx_gate ep93xx_dmas[] = { 50262306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P0, NULL, "m2p0"}, 50362306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P1, NULL, "m2p1"}, 50462306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P2, NULL, "m2p2"}, 50562306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P3, NULL, "m2p3"}, 50662306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P4, NULL, "m2p4"}, 50762306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P5, NULL, "m2p5"}, 50862306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P6, NULL, "m2p6"}, 50962306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P7, NULL, "m2p7"}, 51062306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P8, NULL, "m2p8"}, 51162306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2P9, NULL, "m2p9"}, 51262306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2M0, NULL, "m2m0"}, 51362306a36Sopenharmony_ci {EP93XX_SYSCON_PWRCNT_DMA_M2M1, NULL, "m2m1"}, 51462306a36Sopenharmony_ci}; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_cistatic void __init ep93xx_dma_clock_init(void) 51762306a36Sopenharmony_ci{ 51862306a36Sopenharmony_ci unsigned int i; 51962306a36Sopenharmony_ci struct clk_hw *hw; 52062306a36Sopenharmony_ci int ret; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ep93xx_dmas); i++) { 52362306a36Sopenharmony_ci hw = clk_hw_register_gate(NULL, ep93xx_dmas[i].con_id, 52462306a36Sopenharmony_ci "hclk", 0, 52562306a36Sopenharmony_ci EP93XX_SYSCON_PWRCNT, 52662306a36Sopenharmony_ci ep93xx_dmas[i].bit, 52762306a36Sopenharmony_ci 0, 52862306a36Sopenharmony_ci &clk_lock); 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci ret = clk_hw_register_clkdev(hw, ep93xx_dmas[i].con_id, NULL); 53162306a36Sopenharmony_ci if (ret) 53262306a36Sopenharmony_ci pr_err("%s: failed to register lookup %s\n", 53362306a36Sopenharmony_ci __func__, ep93xx_dmas[i].con_id); 53462306a36Sopenharmony_ci } 53562306a36Sopenharmony_ci} 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistatic int __init ep93xx_clock_init(void) 53862306a36Sopenharmony_ci{ 53962306a36Sopenharmony_ci u32 value; 54062306a36Sopenharmony_ci struct clk_hw *hw; 54162306a36Sopenharmony_ci unsigned long clk_pll1_rate; 54262306a36Sopenharmony_ci unsigned long clk_f_rate; 54362306a36Sopenharmony_ci unsigned long clk_h_rate; 54462306a36Sopenharmony_ci unsigned long clk_p_rate; 54562306a36Sopenharmony_ci unsigned long clk_pll2_rate; 54662306a36Sopenharmony_ci unsigned int clk_f_div; 54762306a36Sopenharmony_ci unsigned int clk_h_div; 54862306a36Sopenharmony_ci unsigned int clk_p_div; 54962306a36Sopenharmony_ci unsigned int clk_usb_div; 55062306a36Sopenharmony_ci unsigned long clk_spi_div; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci hw = clk_hw_register_fixed_rate(NULL, "xtali", NULL, 0, EP93XX_EXT_CLK_RATE); 55362306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "xtali"); 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci /* Determine the bootloader configured pll1 rate */ 55662306a36Sopenharmony_ci value = __raw_readl(EP93XX_SYSCON_CLKSET1); 55762306a36Sopenharmony_ci if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1)) 55862306a36Sopenharmony_ci clk_pll1_rate = EP93XX_EXT_CLK_RATE; 55962306a36Sopenharmony_ci else 56062306a36Sopenharmony_ci clk_pll1_rate = calc_pll_rate(EP93XX_EXT_CLK_RATE, value); 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci hw = clk_hw_register_fixed_rate(NULL, "pll1", "xtali", 0, clk_pll1_rate); 56362306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "pll1"); 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci /* Initialize the pll1 derived clocks */ 56662306a36Sopenharmony_ci clk_f_div = fclk_divisors[(value >> 25) & 0x7]; 56762306a36Sopenharmony_ci clk_h_div = hclk_divisors[(value >> 20) & 0x7]; 56862306a36Sopenharmony_ci clk_p_div = pclk_divisors[(value >> 18) & 0x3]; 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "fclk", "pll1", 0, 1, clk_f_div); 57162306a36Sopenharmony_ci clk_f_rate = clk_get_rate(hw->clk); 57262306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "hclk", "pll1", 0, 1, clk_h_div); 57362306a36Sopenharmony_ci clk_h_rate = clk_get_rate(hw->clk); 57462306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "pclk", "hclk", 0, 1, clk_p_div); 57562306a36Sopenharmony_ci clk_p_rate = clk_get_rate(hw->clk); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci clk_hw_register_clkdev(hw, "apb_pclk", NULL); 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci ep93xx_dma_clock_init(); 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci /* Determine the bootloader configured pll2 rate */ 58262306a36Sopenharmony_ci value = __raw_readl(EP93XX_SYSCON_CLKSET2); 58362306a36Sopenharmony_ci if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2)) 58462306a36Sopenharmony_ci clk_pll2_rate = EP93XX_EXT_CLK_RATE; 58562306a36Sopenharmony_ci else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN) 58662306a36Sopenharmony_ci clk_pll2_rate = calc_pll_rate(EP93XX_EXT_CLK_RATE, value); 58762306a36Sopenharmony_ci else 58862306a36Sopenharmony_ci clk_pll2_rate = 0; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci hw = clk_hw_register_fixed_rate(NULL, "pll2", "xtali", 0, clk_pll2_rate); 59162306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "pll2"); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci /* Initialize the pll2 derived clocks */ 59462306a36Sopenharmony_ci /* 59562306a36Sopenharmony_ci * These four bits set the divide ratio between the PLL2 59662306a36Sopenharmony_ci * output and the USB clock. 59762306a36Sopenharmony_ci * 0000 - Divide by 1 59862306a36Sopenharmony_ci * 0001 - Divide by 2 59962306a36Sopenharmony_ci * 0010 - Divide by 3 60062306a36Sopenharmony_ci * 0011 - Divide by 4 60162306a36Sopenharmony_ci * 0100 - Divide by 5 60262306a36Sopenharmony_ci * 0101 - Divide by 6 60362306a36Sopenharmony_ci * 0110 - Divide by 7 60462306a36Sopenharmony_ci * 0111 - Divide by 8 60562306a36Sopenharmony_ci * 1000 - Divide by 9 60662306a36Sopenharmony_ci * 1001 - Divide by 10 60762306a36Sopenharmony_ci * 1010 - Divide by 11 60862306a36Sopenharmony_ci * 1011 - Divide by 12 60962306a36Sopenharmony_ci * 1100 - Divide by 13 61062306a36Sopenharmony_ci * 1101 - Divide by 14 61162306a36Sopenharmony_ci * 1110 - Divide by 15 61262306a36Sopenharmony_ci * 1111 - Divide by 1 61362306a36Sopenharmony_ci * On power-on-reset these bits are reset to 0000b. 61462306a36Sopenharmony_ci */ 61562306a36Sopenharmony_ci clk_usb_div = (((value >> 28) & 0xf) + 1); 61662306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "usb_clk", "pll2", 0, 1, clk_usb_div); 61762306a36Sopenharmony_ci hw = clk_hw_register_gate(NULL, "ohci-platform", 61862306a36Sopenharmony_ci "usb_clk", 0, 61962306a36Sopenharmony_ci EP93XX_SYSCON_PWRCNT, 62062306a36Sopenharmony_ci EP93XX_SYSCON_PWRCNT_USH_EN, 62162306a36Sopenharmony_ci 0, 62262306a36Sopenharmony_ci &clk_lock); 62362306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "ohci-platform"); 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci /* 62662306a36Sopenharmony_ci * EP93xx SSP clock rate was doubled in version E2. For more information 62762306a36Sopenharmony_ci * see: 62862306a36Sopenharmony_ci * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf 62962306a36Sopenharmony_ci */ 63062306a36Sopenharmony_ci clk_spi_div = 1; 63162306a36Sopenharmony_ci if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2) 63262306a36Sopenharmony_ci clk_spi_div = 2; 63362306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "ep93xx-spi.0", "xtali", 0, 1, clk_spi_div); 63462306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "ep93xx-spi.0"); 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci /* pwm clock */ 63762306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, "pwm_clk", "xtali", 0, 1, 1); 63862306a36Sopenharmony_ci clk_hw_register_clkdev(hw, "pwm_clk", NULL); 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n", 64162306a36Sopenharmony_ci clk_pll1_rate / 1000000, clk_pll2_rate / 1000000); 64262306a36Sopenharmony_ci pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n", 64362306a36Sopenharmony_ci clk_f_rate / 1000000, clk_h_rate / 1000000, 64462306a36Sopenharmony_ci clk_p_rate / 1000000); 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci ep93xx_uart_clock_init(); 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci /* touchscreen/adc clock */ 64962306a36Sopenharmony_ci hw = clk_hw_register_div("ep93xx-adc", 65062306a36Sopenharmony_ci "xtali", 65162306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV, 65262306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV_TSEN, 65362306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV_ADIV, 65462306a36Sopenharmony_ci 1, 65562306a36Sopenharmony_ci adc_divisors, 65662306a36Sopenharmony_ci ARRAY_SIZE(adc_divisors)); 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "ep93xx-adc"); 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_ci /* keypad clock */ 66162306a36Sopenharmony_ci hw = clk_hw_register_div("ep93xx-keypad", 66262306a36Sopenharmony_ci "xtali", 66362306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV, 66462306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV_KEN, 66562306a36Sopenharmony_ci EP93XX_SYSCON_KEYTCHCLKDIV_KDIV, 66662306a36Sopenharmony_ci 1, 66762306a36Sopenharmony_ci adc_divisors, 66862306a36Sopenharmony_ci ARRAY_SIZE(adc_divisors)); 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "ep93xx-keypad"); 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci /* On reset PDIV and VDIV is set to zero, while PDIV zero 67362306a36Sopenharmony_ci * means clock disable, VDIV shouldn't be zero. 67462306a36Sopenharmony_ci * So i set both dividers to minimum. 67562306a36Sopenharmony_ci */ 67662306a36Sopenharmony_ci /* ENA - Enable CLK divider. */ 67762306a36Sopenharmony_ci /* PDIV - 00 - Disable clock */ 67862306a36Sopenharmony_ci /* VDIV - at least 2 */ 67962306a36Sopenharmony_ci /* Check and enable video clk registers */ 68062306a36Sopenharmony_ci value = __raw_readl(EP93XX_SYSCON_VIDCLKDIV); 68162306a36Sopenharmony_ci value |= (1 << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | 2; 68262306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(value, EP93XX_SYSCON_VIDCLKDIV); 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci /* check and enable i2s clk registers */ 68562306a36Sopenharmony_ci value = __raw_readl(EP93XX_SYSCON_I2SCLKDIV); 68662306a36Sopenharmony_ci value |= (1 << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | 2; 68762306a36Sopenharmony_ci ep93xx_syscon_swlocked_write(value, EP93XX_SYSCON_I2SCLKDIV); 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci /* video clk */ 69062306a36Sopenharmony_ci hw = clk_hw_register_ddiv("ep93xx-fb", 69162306a36Sopenharmony_ci EP93XX_SYSCON_VIDCLKDIV, 69262306a36Sopenharmony_ci EP93XX_SYSCON_CLKDIV_ENABLE); 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci clk_hw_register_clkdev(hw, NULL, "ep93xx-fb"); 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci /* i2s clk */ 69762306a36Sopenharmony_ci hw = clk_hw_register_ddiv("mclk", 69862306a36Sopenharmony_ci EP93XX_SYSCON_I2SCLKDIV, 69962306a36Sopenharmony_ci EP93XX_SYSCON_CLKDIV_ENABLE); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci clk_hw_register_clkdev(hw, "mclk", "ep93xx-i2s"); 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci /* i2s sclk */ 70462306a36Sopenharmony_ci#define EP93XX_I2SCLKDIV_SDIV_SHIFT 16 70562306a36Sopenharmony_ci#define EP93XX_I2SCLKDIV_SDIV_WIDTH 1 70662306a36Sopenharmony_ci hw = clk_hw_register_div("sclk", 70762306a36Sopenharmony_ci "mclk", 70862306a36Sopenharmony_ci EP93XX_SYSCON_I2SCLKDIV, 70962306a36Sopenharmony_ci EP93XX_SYSCON_I2SCLKDIV_SENA, 71062306a36Sopenharmony_ci EP93XX_I2SCLKDIV_SDIV_SHIFT, 71162306a36Sopenharmony_ci EP93XX_I2SCLKDIV_SDIV_WIDTH, 71262306a36Sopenharmony_ci sclk_divisors, 71362306a36Sopenharmony_ci ARRAY_SIZE(sclk_divisors)); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci clk_hw_register_clkdev(hw, "sclk", "ep93xx-i2s"); 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci /* i2s lrclk */ 71862306a36Sopenharmony_ci#define EP93XX_I2SCLKDIV_LRDIV32_SHIFT 17 71962306a36Sopenharmony_ci#define EP93XX_I2SCLKDIV_LRDIV32_WIDTH 3 72062306a36Sopenharmony_ci hw = clk_hw_register_div("lrclk", 72162306a36Sopenharmony_ci "sclk", 72262306a36Sopenharmony_ci EP93XX_SYSCON_I2SCLKDIV, 72362306a36Sopenharmony_ci EP93XX_SYSCON_I2SCLKDIV_SENA, 72462306a36Sopenharmony_ci EP93XX_I2SCLKDIV_LRDIV32_SHIFT, 72562306a36Sopenharmony_ci EP93XX_I2SCLKDIV_LRDIV32_WIDTH, 72662306a36Sopenharmony_ci lrclk_divisors, 72762306a36Sopenharmony_ci ARRAY_SIZE(lrclk_divisors)); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci clk_hw_register_clkdev(hw, "lrclk", "ep93xx-i2s"); 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci return 0; 73262306a36Sopenharmony_ci} 73362306a36Sopenharmony_cipostcore_initcall(ep93xx_clock_init); 734