162306a36Sopenharmony_ci&l4_abe { /* 0x40100000 */ 262306a36Sopenharmony_ci compatible = "ti,omap5-l4-abe", "simple-pm-bus"; 362306a36Sopenharmony_ci reg = <0x40100000 0x400>, 462306a36Sopenharmony_ci <0x40100400 0x400>; 562306a36Sopenharmony_ci reg-names = "la", "ap"; 662306a36Sopenharmony_ci power-domains = <&prm_abe>; 762306a36Sopenharmony_ci /* OMAP5_L4_ABE_CLKCTRL is read-only */ 862306a36Sopenharmony_ci #address-cells = <1>; 962306a36Sopenharmony_ci #size-cells = <1>; 1062306a36Sopenharmony_ci ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 1162306a36Sopenharmony_ci <0x49000000 0x49000000 0x100000>; 1262306a36Sopenharmony_ci segment@0 { /* 0x40100000 */ 1362306a36Sopenharmony_ci compatible = "simple-pm-bus"; 1462306a36Sopenharmony_ci #address-cells = <1>; 1562306a36Sopenharmony_ci #size-cells = <1>; 1662306a36Sopenharmony_ci ranges = 1762306a36Sopenharmony_ci /* CPU to L4 ABE mapping */ 1862306a36Sopenharmony_ci <0x00000000 0x00000000 0x000400>, /* ap 0 */ 1962306a36Sopenharmony_ci <0x00000400 0x00000400 0x000400>, /* ap 1 */ 2062306a36Sopenharmony_ci <0x00022000 0x00022000 0x001000>, /* ap 2 */ 2162306a36Sopenharmony_ci <0x00023000 0x00023000 0x001000>, /* ap 3 */ 2262306a36Sopenharmony_ci <0x00024000 0x00024000 0x001000>, /* ap 4 */ 2362306a36Sopenharmony_ci <0x00025000 0x00025000 0x001000>, /* ap 5 */ 2462306a36Sopenharmony_ci <0x00026000 0x00026000 0x001000>, /* ap 6 */ 2562306a36Sopenharmony_ci <0x00027000 0x00027000 0x001000>, /* ap 7 */ 2662306a36Sopenharmony_ci <0x00028000 0x00028000 0x001000>, /* ap 8 */ 2762306a36Sopenharmony_ci <0x00029000 0x00029000 0x001000>, /* ap 9 */ 2862306a36Sopenharmony_ci <0x0002a000 0x0002a000 0x001000>, /* ap 10 */ 2962306a36Sopenharmony_ci <0x0002b000 0x0002b000 0x001000>, /* ap 11 */ 3062306a36Sopenharmony_ci <0x0002e000 0x0002e000 0x001000>, /* ap 12 */ 3162306a36Sopenharmony_ci <0x0002f000 0x0002f000 0x001000>, /* ap 13 */ 3262306a36Sopenharmony_ci <0x00030000 0x00030000 0x001000>, /* ap 14 */ 3362306a36Sopenharmony_ci <0x00031000 0x00031000 0x001000>, /* ap 15 */ 3462306a36Sopenharmony_ci <0x00032000 0x00032000 0x001000>, /* ap 16 */ 3562306a36Sopenharmony_ci <0x00033000 0x00033000 0x001000>, /* ap 17 */ 3662306a36Sopenharmony_ci <0x00038000 0x00038000 0x001000>, /* ap 18 */ 3762306a36Sopenharmony_ci <0x00039000 0x00039000 0x001000>, /* ap 19 */ 3862306a36Sopenharmony_ci <0x0003a000 0x0003a000 0x001000>, /* ap 20 */ 3962306a36Sopenharmony_ci <0x0003b000 0x0003b000 0x001000>, /* ap 21 */ 4062306a36Sopenharmony_ci <0x0003c000 0x0003c000 0x001000>, /* ap 22 */ 4162306a36Sopenharmony_ci <0x0003d000 0x0003d000 0x001000>, /* ap 23 */ 4262306a36Sopenharmony_ci <0x0003e000 0x0003e000 0x001000>, /* ap 24 */ 4362306a36Sopenharmony_ci <0x0003f000 0x0003f000 0x001000>, /* ap 25 */ 4462306a36Sopenharmony_ci <0x00080000 0x00080000 0x010000>, /* ap 26 */ 4562306a36Sopenharmony_ci <0x00080000 0x00080000 0x001000>, /* ap 27 */ 4662306a36Sopenharmony_ci <0x000a0000 0x000a0000 0x010000>, /* ap 28 */ 4762306a36Sopenharmony_ci <0x000a0000 0x000a0000 0x001000>, /* ap 29 */ 4862306a36Sopenharmony_ci <0x000c0000 0x000c0000 0x010000>, /* ap 30 */ 4962306a36Sopenharmony_ci <0x000c0000 0x000c0000 0x001000>, /* ap 31 */ 5062306a36Sopenharmony_ci <0x000f1000 0x000f1000 0x001000>, /* ap 32 */ 5162306a36Sopenharmony_ci <0x000f2000 0x000f2000 0x001000>, /* ap 33 */ 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci /* L3 to L4 ABE mapping */ 5462306a36Sopenharmony_ci <0x49000000 0x49000000 0x000400>, /* ap 0 */ 5562306a36Sopenharmony_ci <0x49000400 0x49000400 0x000400>, /* ap 1 */ 5662306a36Sopenharmony_ci <0x49022000 0x49022000 0x001000>, /* ap 2 */ 5762306a36Sopenharmony_ci <0x49023000 0x49023000 0x001000>, /* ap 3 */ 5862306a36Sopenharmony_ci <0x49024000 0x49024000 0x001000>, /* ap 4 */ 5962306a36Sopenharmony_ci <0x49025000 0x49025000 0x001000>, /* ap 5 */ 6062306a36Sopenharmony_ci <0x49026000 0x49026000 0x001000>, /* ap 6 */ 6162306a36Sopenharmony_ci <0x49027000 0x49027000 0x001000>, /* ap 7 */ 6262306a36Sopenharmony_ci <0x49028000 0x49028000 0x001000>, /* ap 8 */ 6362306a36Sopenharmony_ci <0x49029000 0x49029000 0x001000>, /* ap 9 */ 6462306a36Sopenharmony_ci <0x4902a000 0x4902a000 0x001000>, /* ap 10 */ 6562306a36Sopenharmony_ci <0x4902b000 0x4902b000 0x001000>, /* ap 11 */ 6662306a36Sopenharmony_ci <0x4902e000 0x4902e000 0x001000>, /* ap 12 */ 6762306a36Sopenharmony_ci <0x4902f000 0x4902f000 0x001000>, /* ap 13 */ 6862306a36Sopenharmony_ci <0x49030000 0x49030000 0x001000>, /* ap 14 */ 6962306a36Sopenharmony_ci <0x49031000 0x49031000 0x001000>, /* ap 15 */ 7062306a36Sopenharmony_ci <0x49032000 0x49032000 0x001000>, /* ap 16 */ 7162306a36Sopenharmony_ci <0x49033000 0x49033000 0x001000>, /* ap 17 */ 7262306a36Sopenharmony_ci <0x49038000 0x49038000 0x001000>, /* ap 18 */ 7362306a36Sopenharmony_ci <0x49039000 0x49039000 0x001000>, /* ap 19 */ 7462306a36Sopenharmony_ci <0x4903a000 0x4903a000 0x001000>, /* ap 20 */ 7562306a36Sopenharmony_ci <0x4903b000 0x4903b000 0x001000>, /* ap 21 */ 7662306a36Sopenharmony_ci <0x4903c000 0x4903c000 0x001000>, /* ap 22 */ 7762306a36Sopenharmony_ci <0x4903d000 0x4903d000 0x001000>, /* ap 23 */ 7862306a36Sopenharmony_ci <0x4903e000 0x4903e000 0x001000>, /* ap 24 */ 7962306a36Sopenharmony_ci <0x4903f000 0x4903f000 0x001000>, /* ap 25 */ 8062306a36Sopenharmony_ci <0x49080000 0x49080000 0x010000>, /* ap 26 */ 8162306a36Sopenharmony_ci <0x49080000 0x49080000 0x001000>, /* ap 27 */ 8262306a36Sopenharmony_ci <0x490a0000 0x490a0000 0x010000>, /* ap 28 */ 8362306a36Sopenharmony_ci <0x490a0000 0x490a0000 0x001000>, /* ap 29 */ 8462306a36Sopenharmony_ci <0x490c0000 0x490c0000 0x010000>, /* ap 30 */ 8562306a36Sopenharmony_ci <0x490c0000 0x490c0000 0x001000>, /* ap 31 */ 8662306a36Sopenharmony_ci <0x490f1000 0x490f1000 0x001000>, /* ap 32 */ 8762306a36Sopenharmony_ci <0x490f2000 0x490f2000 0x001000>; /* ap 33 */ 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci target-module@22000 { /* 0x40122000, ap 2 02.0 */ 9062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 9162306a36Sopenharmony_ci reg = <0x2208c 0x4>; 9262306a36Sopenharmony_ci reg-names = "sysc"; 9362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 9462306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 9562306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 9662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 9762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 9862306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 9962306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 10062306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP1_CLKCTRL 0>; 10162306a36Sopenharmony_ci clock-names = "fck"; 10262306a36Sopenharmony_ci #address-cells = <1>; 10362306a36Sopenharmony_ci #size-cells = <1>; 10462306a36Sopenharmony_ci ranges = <0x0 0x22000 0x1000>, 10562306a36Sopenharmony_ci <0x49022000 0x49022000 0x1000>; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci mcbsp1: mcbsp@0 { 10862306a36Sopenharmony_ci compatible = "ti,omap4-mcbsp"; 10962306a36Sopenharmony_ci reg = <0x0 0xff>, /* MPU private access */ 11062306a36Sopenharmony_ci <0x49022000 0xff>; /* L3 Interconnect */ 11162306a36Sopenharmony_ci reg-names = "mpu", "dma"; 11262306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP1_CLKCTRL 24>; 11362306a36Sopenharmony_ci clock-names = "fck"; 11462306a36Sopenharmony_ci interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 11562306a36Sopenharmony_ci interrupt-names = "common"; 11662306a36Sopenharmony_ci ti,buffer-size = <128>; 11762306a36Sopenharmony_ci dmas = <&sdma 33>, 11862306a36Sopenharmony_ci <&sdma 34>; 11962306a36Sopenharmony_ci dma-names = "tx", "rx"; 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci target-module@24000 { /* 0x40124000, ap 4 04.0 */ 12562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 12662306a36Sopenharmony_ci reg = <0x2408c 0x4>; 12762306a36Sopenharmony_ci reg-names = "sysc"; 12862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 12962306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 13062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 13162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 13262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 13362306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 13462306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 13562306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP2_CLKCTRL 0>; 13662306a36Sopenharmony_ci clock-names = "fck"; 13762306a36Sopenharmony_ci #address-cells = <1>; 13862306a36Sopenharmony_ci #size-cells = <1>; 13962306a36Sopenharmony_ci ranges = <0x0 0x24000 0x1000>, 14062306a36Sopenharmony_ci <0x49024000 0x49024000 0x1000>; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci mcbsp2: mcbsp@0 { 14362306a36Sopenharmony_ci compatible = "ti,omap4-mcbsp"; 14462306a36Sopenharmony_ci reg = <0x0 0xff>, /* MPU private access */ 14562306a36Sopenharmony_ci <0x49024000 0xff>; /* L3 Interconnect */ 14662306a36Sopenharmony_ci reg-names = "mpu", "dma"; 14762306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP2_CLKCTRL 24>; 14862306a36Sopenharmony_ci clock-names = "fck"; 14962306a36Sopenharmony_ci interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 15062306a36Sopenharmony_ci interrupt-names = "common"; 15162306a36Sopenharmony_ci ti,buffer-size = <128>; 15262306a36Sopenharmony_ci dmas = <&sdma 17>, 15362306a36Sopenharmony_ci <&sdma 18>; 15462306a36Sopenharmony_ci dma-names = "tx", "rx"; 15562306a36Sopenharmony_ci status = "disabled"; 15662306a36Sopenharmony_ci }; 15762306a36Sopenharmony_ci }; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci target-module@26000 { /* 0x40126000, ap 6 06.0 */ 16062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 16162306a36Sopenharmony_ci reg = <0x2608c 0x4>; 16262306a36Sopenharmony_ci reg-names = "sysc"; 16362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 16462306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 16562306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 16662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 16762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 16862306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 16962306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 17062306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP3_CLKCTRL 0>; 17162306a36Sopenharmony_ci clock-names = "fck"; 17262306a36Sopenharmony_ci #address-cells = <1>; 17362306a36Sopenharmony_ci #size-cells = <1>; 17462306a36Sopenharmony_ci ranges = <0x0 0x26000 0x1000>, 17562306a36Sopenharmony_ci <0x49026000 0x49026000 0x1000>; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci mcbsp3: mcbsp@0 { 17862306a36Sopenharmony_ci compatible = "ti,omap4-mcbsp"; 17962306a36Sopenharmony_ci reg = <0x0 0xff>, /* MPU private access */ 18062306a36Sopenharmony_ci <0x49026000 0xff>; /* L3 Interconnect */ 18162306a36Sopenharmony_ci reg-names = "mpu", "dma"; 18262306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCBSP3_CLKCTRL 24>; 18362306a36Sopenharmony_ci clock-names = "fck"; 18462306a36Sopenharmony_ci interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 18562306a36Sopenharmony_ci interrupt-names = "common"; 18662306a36Sopenharmony_ci ti,buffer-size = <128>; 18762306a36Sopenharmony_ci dmas = <&sdma 19>, 18862306a36Sopenharmony_ci <&sdma 20>; 18962306a36Sopenharmony_ci dma-names = "tx", "rx"; 19062306a36Sopenharmony_ci status = "disabled"; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci target-module@28000 { /* 0x40128000, ap 8 08.0 */ 19562306a36Sopenharmony_ci compatible = "ti,sysc"; 19662306a36Sopenharmony_ci status = "disabled"; 19762306a36Sopenharmony_ci #address-cells = <1>; 19862306a36Sopenharmony_ci #size-cells = <1>; 19962306a36Sopenharmony_ci ranges = <0x0 0x28000 0x1000>, 20062306a36Sopenharmony_ci <0x49028000 0x49028000 0x1000>; 20162306a36Sopenharmony_ci }; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci target-module@2a000 { /* 0x4012a000, ap 10 0a.0 */ 20462306a36Sopenharmony_ci compatible = "ti,sysc"; 20562306a36Sopenharmony_ci status = "disabled"; 20662306a36Sopenharmony_ci #address-cells = <1>; 20762306a36Sopenharmony_ci #size-cells = <1>; 20862306a36Sopenharmony_ci ranges = <0x0 0x2a000 0x1000>, 20962306a36Sopenharmony_ci <0x4902a000 0x4902a000 0x1000>; 21062306a36Sopenharmony_ci }; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */ 21362306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 21462306a36Sopenharmony_ci reg = <0x2e000 0x4>, 21562306a36Sopenharmony_ci <0x2e010 0x4>; 21662306a36Sopenharmony_ci reg-names = "rev", "sysc"; 21762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 21862306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 21962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 22062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 22162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 22262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 22362306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 22462306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_DMIC_CLKCTRL 0>; 22562306a36Sopenharmony_ci clock-names = "fck"; 22662306a36Sopenharmony_ci #address-cells = <1>; 22762306a36Sopenharmony_ci #size-cells = <1>; 22862306a36Sopenharmony_ci ranges = <0x0 0x2e000 0x1000>, 22962306a36Sopenharmony_ci <0x4902e000 0x4902e000 0x1000>; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci dmic: dmic@0 { 23262306a36Sopenharmony_ci compatible = "ti,omap4-dmic"; 23362306a36Sopenharmony_ci reg = <0x0 0x7f>, /* MPU private access */ 23462306a36Sopenharmony_ci <0x4902e000 0x7f>; /* L3 Interconnect */ 23562306a36Sopenharmony_ci reg-names = "mpu", "dma"; 23662306a36Sopenharmony_ci interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 23762306a36Sopenharmony_ci dmas = <&sdma 67>; 23862306a36Sopenharmony_ci dma-names = "up_link"; 23962306a36Sopenharmony_ci status = "disabled"; 24062306a36Sopenharmony_ci }; 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci target-module@30000 { /* 0x40130000, ap 14 0e.0 */ 24462306a36Sopenharmony_ci compatible = "ti,sysc"; 24562306a36Sopenharmony_ci status = "disabled"; 24662306a36Sopenharmony_ci #address-cells = <1>; 24762306a36Sopenharmony_ci #size-cells = <1>; 24862306a36Sopenharmony_ci ranges = <0x0 0x30000 0x1000>, 24962306a36Sopenharmony_ci <0x49030000 0x49030000 0x1000>; 25062306a36Sopenharmony_ci }; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */ 25362306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 25462306a36Sopenharmony_ci reg = <0x32000 0x4>, 25562306a36Sopenharmony_ci <0x32010 0x4>; 25662306a36Sopenharmony_ci reg-names = "rev", "sysc"; 25762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 25862306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 25962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 26062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 26162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 26262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 26362306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 26462306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_MCPDM_CLKCTRL 0>; 26562306a36Sopenharmony_ci clock-names = "fck"; 26662306a36Sopenharmony_ci #address-cells = <1>; 26762306a36Sopenharmony_ci #size-cells = <1>; 26862306a36Sopenharmony_ci ranges = <0x0 0x32000 0x1000>, 26962306a36Sopenharmony_ci <0x49032000 0x49032000 0x1000>; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* Must be only enabled for boards with pdmclk wired */ 27262306a36Sopenharmony_ci status = "disabled"; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci mcpdm: mcpdm@0 { 27562306a36Sopenharmony_ci compatible = "ti,omap4-mcpdm"; 27662306a36Sopenharmony_ci reg = <0x0 0x7f>, /* MPU private access */ 27762306a36Sopenharmony_ci <0x49032000 0x7f>; /* L3 Interconnect */ 27862306a36Sopenharmony_ci reg-names = "mpu", "dma"; 27962306a36Sopenharmony_ci interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 28062306a36Sopenharmony_ci dmas = <&sdma 65>, 28162306a36Sopenharmony_ci <&sdma 66>; 28262306a36Sopenharmony_ci dma-names = "up_link", "dn_link"; 28362306a36Sopenharmony_ci }; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci target-module@38000 { /* 0x40138000, ap 18 12.0 */ 28762306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 28862306a36Sopenharmony_ci reg = <0x38000 0x4>, 28962306a36Sopenharmony_ci <0x38010 0x4>; 29062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 29162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 29262306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 29362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 29462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 29562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 29662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 29762306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 29862306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 0>; 29962306a36Sopenharmony_ci clock-names = "fck"; 30062306a36Sopenharmony_ci #address-cells = <1>; 30162306a36Sopenharmony_ci #size-cells = <1>; 30262306a36Sopenharmony_ci ranges = <0x0 0x38000 0x1000>, 30362306a36Sopenharmony_ci <0x49038000 0x49038000 0x1000>; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci timer5: timer@0 { 30662306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 30762306a36Sopenharmony_ci reg = <0x0 0x80>, 30862306a36Sopenharmony_ci <0x49038000 0x80>; 30962306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 24>, 31062306a36Sopenharmony_ci <&dss_syc_gfclk_div>; 31162306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 31262306a36Sopenharmony_ci interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 31362306a36Sopenharmony_ci ti,timer-dsp; 31462306a36Sopenharmony_ci ti,timer-pwm; 31562306a36Sopenharmony_ci }; 31662306a36Sopenharmony_ci }; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci target-module@3a000 { /* 0x4013a000, ap 20 14.0 */ 31962306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 32062306a36Sopenharmony_ci reg = <0x3a000 0x4>, 32162306a36Sopenharmony_ci <0x3a010 0x4>; 32262306a36Sopenharmony_ci reg-names = "rev", "sysc"; 32362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 32462306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 32562306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 32662306a36Sopenharmony_ci <SYSC_IDLE_NO>, 32762306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 32862306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 32962306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 33062306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 0>; 33162306a36Sopenharmony_ci clock-names = "fck"; 33262306a36Sopenharmony_ci #address-cells = <1>; 33362306a36Sopenharmony_ci #size-cells = <1>; 33462306a36Sopenharmony_ci ranges = <0x0 0x3a000 0x1000>, 33562306a36Sopenharmony_ci <0x4903a000 0x4903a000 0x1000>; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci timer6: timer@0 { 33862306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 33962306a36Sopenharmony_ci reg = <0x0 0x80>, 34062306a36Sopenharmony_ci <0x4903a000 0x80>; 34162306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 24>, 34262306a36Sopenharmony_ci <&dss_syc_gfclk_div>; 34362306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 34462306a36Sopenharmony_ci interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 34562306a36Sopenharmony_ci ti,timer-dsp; 34662306a36Sopenharmony_ci ti,timer-pwm; 34762306a36Sopenharmony_ci }; 34862306a36Sopenharmony_ci }; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci target-module@3c000 { /* 0x4013c000, ap 22 16.0 */ 35162306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 35262306a36Sopenharmony_ci reg = <0x3c000 0x4>, 35362306a36Sopenharmony_ci <0x3c010 0x4>; 35462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 35562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 35662306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 35762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 35862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 35962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 36062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 36162306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 36262306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 0>; 36362306a36Sopenharmony_ci clock-names = "fck"; 36462306a36Sopenharmony_ci #address-cells = <1>; 36562306a36Sopenharmony_ci #size-cells = <1>; 36662306a36Sopenharmony_ci ranges = <0x0 0x3c000 0x1000>, 36762306a36Sopenharmony_ci <0x4903c000 0x4903c000 0x1000>; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci timer7: timer@0 { 37062306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 37162306a36Sopenharmony_ci reg = <0x0 0x80>, 37262306a36Sopenharmony_ci <0x4903c000 0x80>; 37362306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 24>, 37462306a36Sopenharmony_ci <&dss_syc_gfclk_div>; 37562306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 37662306a36Sopenharmony_ci interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 37762306a36Sopenharmony_ci ti,timer-dsp; 37862306a36Sopenharmony_ci }; 37962306a36Sopenharmony_ci }; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci target-module@3e000 { /* 0x4013e000, ap 24 18.0 */ 38262306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 38362306a36Sopenharmony_ci reg = <0x3e000 0x4>, 38462306a36Sopenharmony_ci <0x3e010 0x4>; 38562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 38662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 38762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 38862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 38962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 39062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 39162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 39262306a36Sopenharmony_ci /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 39362306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 0>; 39462306a36Sopenharmony_ci clock-names = "fck"; 39562306a36Sopenharmony_ci #address-cells = <1>; 39662306a36Sopenharmony_ci #size-cells = <1>; 39762306a36Sopenharmony_ci ranges = <0x0 0x3e000 0x1000>, 39862306a36Sopenharmony_ci <0x4903e000 0x4903e000 0x1000>; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci timer8: timer@0 { 40162306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 40262306a36Sopenharmony_ci reg = <0x0 0x80>, 40362306a36Sopenharmony_ci <0x4903e000 0x80>; 40462306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 24>, 40562306a36Sopenharmony_ci <&dss_syc_gfclk_div>; 40662306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 40762306a36Sopenharmony_ci interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 40862306a36Sopenharmony_ci ti,timer-dsp; 40962306a36Sopenharmony_ci ti,timer-pwm; 41062306a36Sopenharmony_ci }; 41162306a36Sopenharmony_ci }; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci target-module@80000 { /* 0x40180000, ap 26 1a.0 */ 41462306a36Sopenharmony_ci compatible = "ti,sysc"; 41562306a36Sopenharmony_ci status = "disabled"; 41662306a36Sopenharmony_ci #address-cells = <1>; 41762306a36Sopenharmony_ci #size-cells = <1>; 41862306a36Sopenharmony_ci ranges = <0x0 0x80000 0x10000>, 41962306a36Sopenharmony_ci <0x49080000 0x49080000 0x10000>; 42062306a36Sopenharmony_ci }; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */ 42362306a36Sopenharmony_ci compatible = "ti,sysc"; 42462306a36Sopenharmony_ci status = "disabled"; 42562306a36Sopenharmony_ci #address-cells = <1>; 42662306a36Sopenharmony_ci #size-cells = <1>; 42762306a36Sopenharmony_ci ranges = <0x0 0xa0000 0x10000>, 42862306a36Sopenharmony_ci <0x490a0000 0x490a0000 0x10000>; 42962306a36Sopenharmony_ci }; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */ 43262306a36Sopenharmony_ci compatible = "ti,sysc"; 43362306a36Sopenharmony_ci status = "disabled"; 43462306a36Sopenharmony_ci #address-cells = <1>; 43562306a36Sopenharmony_ci #size-cells = <1>; 43662306a36Sopenharmony_ci ranges = <0x0 0xc0000 0x10000>, 43762306a36Sopenharmony_ci <0x490c0000 0x490c0000 0x10000>; 43862306a36Sopenharmony_ci }; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci target-module@f1000 { /* 0x401f1000, ap 32 20.0 */ 44162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 44262306a36Sopenharmony_ci reg = <0xf1000 0x4>, 44362306a36Sopenharmony_ci <0xf1010 0x4>; 44462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 44562306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 44662306a36Sopenharmony_ci <SYSC_IDLE_NO>, 44762306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 44862306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 44962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 45062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 45162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 45262306a36Sopenharmony_ci /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 45362306a36Sopenharmony_ci clocks = <&abe_clkctrl OMAP5_AESS_CLKCTRL 0>; 45462306a36Sopenharmony_ci clock-names = "fck"; 45562306a36Sopenharmony_ci #address-cells = <1>; 45662306a36Sopenharmony_ci #size-cells = <1>; 45762306a36Sopenharmony_ci ranges = <0x0 0xf1000 0x1000>, 45862306a36Sopenharmony_ci <0x490f1000 0x490f1000 0x1000>; 45962306a36Sopenharmony_ci }; 46062306a36Sopenharmony_ci }; 46162306a36Sopenharmony_ci}; 46262306a36Sopenharmony_ci 463