162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci&l4_cfg { /* 0x4a000000 */ 362306a36Sopenharmony_ci compatible = "ti,omap4-l4-cfg", "simple-pm-bus"; 462306a36Sopenharmony_ci power-domains = <&prm_core>; 562306a36Sopenharmony_ci clocks = <&l4_cfg_clkctrl OMAP4_L4_CFG_CLKCTRL 0>; 662306a36Sopenharmony_ci clock-names = "fck"; 762306a36Sopenharmony_ci reg = <0x4a000000 0x800>, 862306a36Sopenharmony_ci <0x4a000800 0x800>, 962306a36Sopenharmony_ci <0x4a001000 0x1000>; 1062306a36Sopenharmony_ci reg-names = "ap", "la", "ia0"; 1162306a36Sopenharmony_ci #address-cells = <1>; 1262306a36Sopenharmony_ci #size-cells = <1>; 1362306a36Sopenharmony_ci ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 1462306a36Sopenharmony_ci <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 1562306a36Sopenharmony_ci <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 1662306a36Sopenharmony_ci <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 1762306a36Sopenharmony_ci <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 1862306a36Sopenharmony_ci <0x00280000 0x4a280000 0x080000>, /* segment 5 */ 1962306a36Sopenharmony_ci <0x00300000 0x4a300000 0x080000>; /* segment 6 */ 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci segment@0 { /* 0x4a000000 */ 2262306a36Sopenharmony_ci compatible = "simple-pm-bus"; 2362306a36Sopenharmony_ci #address-cells = <1>; 2462306a36Sopenharmony_ci #size-cells = <1>; 2562306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 2662306a36Sopenharmony_ci <0x00001000 0x00001000 0x001000>, /* ap 1 */ 2762306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 2862306a36Sopenharmony_ci <0x00002000 0x00002000 0x001000>, /* ap 3 */ 2962306a36Sopenharmony_ci <0x00003000 0x00003000 0x001000>, /* ap 4 */ 3062306a36Sopenharmony_ci <0x00004000 0x00004000 0x001000>, /* ap 5 */ 3162306a36Sopenharmony_ci <0x00005000 0x00005000 0x001000>, /* ap 6 */ 3262306a36Sopenharmony_ci <0x00056000 0x00056000 0x001000>, /* ap 7 */ 3362306a36Sopenharmony_ci <0x00057000 0x00057000 0x001000>, /* ap 8 */ 3462306a36Sopenharmony_ci <0x0005c000 0x0005c000 0x001000>, /* ap 9 */ 3562306a36Sopenharmony_ci <0x00058000 0x00058000 0x004000>, /* ap 10 */ 3662306a36Sopenharmony_ci <0x00062000 0x00062000 0x001000>, /* ap 11 */ 3762306a36Sopenharmony_ci <0x00063000 0x00063000 0x001000>, /* ap 12 */ 3862306a36Sopenharmony_ci <0x00008000 0x00008000 0x002000>, /* ap 23 */ 3962306a36Sopenharmony_ci <0x0000a000 0x0000a000 0x001000>, /* ap 24 */ 4062306a36Sopenharmony_ci <0x00066000 0x00066000 0x001000>, /* ap 25 */ 4162306a36Sopenharmony_ci <0x00067000 0x00067000 0x001000>, /* ap 26 */ 4262306a36Sopenharmony_ci <0x0005e000 0x0005e000 0x002000>, /* ap 80 */ 4362306a36Sopenharmony_ci <0x00060000 0x00060000 0x001000>, /* ap 81 */ 4462306a36Sopenharmony_ci <0x00064000 0x00064000 0x001000>, /* ap 86 */ 4562306a36Sopenharmony_ci <0x00065000 0x00065000 0x001000>; /* ap 87 */ 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci target-module@2000 { /* 0x4a002000, ap 3 06.0 */ 4862306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 4962306a36Sopenharmony_ci reg = <0x2000 0x4>, 5062306a36Sopenharmony_ci <0x2010 0x4>; 5162306a36Sopenharmony_ci reg-names = "rev", "sysc"; 5262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 5362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 5462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 5562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 5662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 5762306a36Sopenharmony_ci #address-cells = <1>; 5862306a36Sopenharmony_ci #size-cells = <1>; 5962306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci omap4_scm_core: scm@0 { 6262306a36Sopenharmony_ci compatible = "ti,omap4-scm-core", "simple-bus"; 6362306a36Sopenharmony_ci reg = <0x0 0x1000>; 6462306a36Sopenharmony_ci #address-cells = <1>; 6562306a36Sopenharmony_ci #size-cells = <1>; 6662306a36Sopenharmony_ci ranges = <0 0 0x1000>; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci scm_conf: scm_conf@0 { 6962306a36Sopenharmony_ci compatible = "syscon"; 7062306a36Sopenharmony_ci reg = <0x0 0x800>; 7162306a36Sopenharmony_ci #address-cells = <1>; 7262306a36Sopenharmony_ci #size-cells = <1>; 7362306a36Sopenharmony_ci }; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci omap_control_usb2phy: control-phy@300 { 7662306a36Sopenharmony_ci compatible = "ti,control-phy-usb2"; 7762306a36Sopenharmony_ci reg = <0x300 0x4>; 7862306a36Sopenharmony_ci reg-names = "power"; 7962306a36Sopenharmony_ci }; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci omap_control_usbotg: control-phy@33c { 8262306a36Sopenharmony_ci compatible = "ti,control-phy-otghs"; 8362306a36Sopenharmony_ci reg = <0x33c 0x4>; 8462306a36Sopenharmony_ci reg-names = "otghs_control"; 8562306a36Sopenharmony_ci }; 8662306a36Sopenharmony_ci }; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci target-module@4000 { /* 0x4a004000, ap 5 02.0 */ 9062306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 9162306a36Sopenharmony_ci reg = <0x4000 0x4>; 9262306a36Sopenharmony_ci reg-names = "rev"; 9362306a36Sopenharmony_ci #address-cells = <1>; 9462306a36Sopenharmony_ci #size-cells = <1>; 9562306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci cm1: cm1@0 { 9862306a36Sopenharmony_ci compatible = "ti,omap4-cm1", "simple-bus"; 9962306a36Sopenharmony_ci reg = <0x0 0x2000>; 10062306a36Sopenharmony_ci #address-cells = <1>; 10162306a36Sopenharmony_ci #size-cells = <1>; 10262306a36Sopenharmony_ci ranges = <0 0 0x2000>; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci cm1_clocks: clocks { 10562306a36Sopenharmony_ci #address-cells = <1>; 10662306a36Sopenharmony_ci #size-cells = <0>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci cm1_clockdomains: clockdomains { 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci target-module@8000 { /* 0x4a008000, ap 23 32.0 */ 11562306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 11662306a36Sopenharmony_ci reg = <0x8000 0x4>; 11762306a36Sopenharmony_ci reg-names = "rev"; 11862306a36Sopenharmony_ci #address-cells = <1>; 11962306a36Sopenharmony_ci #size-cells = <1>; 12062306a36Sopenharmony_ci ranges = <0x0 0x8000 0x2000>; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci cm2: cm2@0 { 12362306a36Sopenharmony_ci compatible = "ti,omap4-cm2", "simple-bus"; 12462306a36Sopenharmony_ci reg = <0x0 0x2000>; 12562306a36Sopenharmony_ci #address-cells = <1>; 12662306a36Sopenharmony_ci #size-cells = <1>; 12762306a36Sopenharmony_ci ranges = <0 0 0x2000>; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci cm2_clocks: clocks { 13062306a36Sopenharmony_ci #address-cells = <1>; 13162306a36Sopenharmony_ci #size-cells = <0>; 13262306a36Sopenharmony_ci }; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci cm2_clockdomains: clockdomains { 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci }; 13762306a36Sopenharmony_ci }; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci target-module@56000 { /* 0x4a056000, ap 7 0a.0 */ 14062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 14162306a36Sopenharmony_ci reg = <0x56000 0x4>, 14262306a36Sopenharmony_ci <0x5602c 0x4>, 14362306a36Sopenharmony_ci <0x56028 0x4>; 14462306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 14562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 14662306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 14762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 14862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 14962306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 15062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 15162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 15262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 15362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 15462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 15562306a36Sopenharmony_ci ti,syss-mask = <1>; 15662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l3_dma_clkdm */ 15762306a36Sopenharmony_ci clocks = <&l3_dma_clkctrl OMAP4_DMA_SYSTEM_CLKCTRL 0>; 15862306a36Sopenharmony_ci clock-names = "fck"; 15962306a36Sopenharmony_ci #address-cells = <1>; 16062306a36Sopenharmony_ci #size-cells = <1>; 16162306a36Sopenharmony_ci ranges = <0x0 0x56000 0x1000>; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci sdma: dma-controller@0 { 16462306a36Sopenharmony_ci compatible = "ti,omap4430-sdma", "ti,omap-sdma"; 16562306a36Sopenharmony_ci reg = <0x0 0x1000>; 16662306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 16762306a36Sopenharmony_ci <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 16862306a36Sopenharmony_ci <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 16962306a36Sopenharmony_ci <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 17062306a36Sopenharmony_ci #dma-cells = <1>; 17162306a36Sopenharmony_ci dma-channels = <32>; 17262306a36Sopenharmony_ci dma-requests = <127>; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci }; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci target-module@58000 { /* 0x4a058000, ap 10 0e.0 */ 17762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 17862306a36Sopenharmony_ci reg = <0x58000 0x4>, 17962306a36Sopenharmony_ci <0x58010 0x4>, 18062306a36Sopenharmony_ci <0x58014 0x4>; 18162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 18262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 18362306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 18462306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 18562306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 18662306a36Sopenharmony_ci <SYSC_IDLE_NO>, 18762306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 18862306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 18962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 19062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 19162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 19262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 19362306a36Sopenharmony_ci ti,syss-mask = <1>; 19462306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 19562306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>; 19662306a36Sopenharmony_ci clock-names = "fck"; 19762306a36Sopenharmony_ci #address-cells = <1>; 19862306a36Sopenharmony_ci #size-cells = <1>; 19962306a36Sopenharmony_ci ranges = <0x0 0x58000 0x5000>; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci hsi: hsi@0 { 20262306a36Sopenharmony_ci compatible = "ti,omap4-hsi"; 20362306a36Sopenharmony_ci reg = <0x0 0x4000>, 20462306a36Sopenharmony_ci <0x5000 0x1000>; 20562306a36Sopenharmony_ci reg-names = "sys", "gdd"; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>; 20862306a36Sopenharmony_ci clock-names = "hsi_fck"; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 21162306a36Sopenharmony_ci interrupt-names = "gdd_mpu"; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci #address-cells = <1>; 21462306a36Sopenharmony_ci #size-cells = <1>; 21562306a36Sopenharmony_ci ranges = <0 0 0x4000>; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci hsi_port1: hsi-port@2000 { 21862306a36Sopenharmony_ci compatible = "ti,omap4-hsi-port"; 21962306a36Sopenharmony_ci reg = <0x2000 0x800>, 22062306a36Sopenharmony_ci <0x2800 0x800>; 22162306a36Sopenharmony_ci reg-names = "tx", "rx"; 22262306a36Sopenharmony_ci interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci hsi_port2: hsi-port@3000 { 22662306a36Sopenharmony_ci compatible = "ti,omap4-hsi-port"; 22762306a36Sopenharmony_ci reg = <0x3000 0x800>, 22862306a36Sopenharmony_ci <0x3800 0x800>; 22962306a36Sopenharmony_ci reg-names = "tx", "rx"; 23062306a36Sopenharmony_ci interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 23162306a36Sopenharmony_ci }; 23262306a36Sopenharmony_ci }; 23362306a36Sopenharmony_ci }; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci target-module@5e000 { /* 0x4a05e000, ap 80 68.0 */ 23662306a36Sopenharmony_ci compatible = "ti,sysc"; 23762306a36Sopenharmony_ci status = "disabled"; 23862306a36Sopenharmony_ci #address-cells = <1>; 23962306a36Sopenharmony_ci #size-cells = <1>; 24062306a36Sopenharmony_ci ranges = <0x0 0x5e000 0x2000>; 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci target-module@62000 { /* 0x4a062000, ap 11 16.0 */ 24462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 24562306a36Sopenharmony_ci reg = <0x62000 0x4>, 24662306a36Sopenharmony_ci <0x62010 0x4>, 24762306a36Sopenharmony_ci <0x62014 0x4>; 24862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 24962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 25062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 25162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 25262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 25362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 25462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 25562306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 25662306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 25762306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_USB_TLL_HS_CLKCTRL 0>; 25862306a36Sopenharmony_ci clock-names = "fck"; 25962306a36Sopenharmony_ci #address-cells = <1>; 26062306a36Sopenharmony_ci #size-cells = <1>; 26162306a36Sopenharmony_ci ranges = <0x0 0x62000 0x1000>; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci usbhstll: usbhstll@0 { 26462306a36Sopenharmony_ci compatible = "ti,usbhs-tll"; 26562306a36Sopenharmony_ci reg = <0x0 0x1000>; 26662306a36Sopenharmony_ci interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 26762306a36Sopenharmony_ci }; 26862306a36Sopenharmony_ci }; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci target-module@64000 { /* 0x4a064000, ap 86 1e.0 */ 27162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 27262306a36Sopenharmony_ci reg = <0x64000 0x4>, 27362306a36Sopenharmony_ci <0x64010 0x4>, 27462306a36Sopenharmony_ci <0x64014 0x4>; 27562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 27662306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 27762306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 27862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 27962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 28062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 28162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 28262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 28362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 28462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 28562306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 28662306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_USB_HOST_HS_CLKCTRL 0>; 28762306a36Sopenharmony_ci clock-names = "fck"; 28862306a36Sopenharmony_ci #address-cells = <1>; 28962306a36Sopenharmony_ci #size-cells = <1>; 29062306a36Sopenharmony_ci ranges = <0x0 0x64000 0x1000>; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci usbhshost: usbhshost@0 { 29362306a36Sopenharmony_ci compatible = "ti,usbhs-host"; 29462306a36Sopenharmony_ci reg = <0x0 0x800>; 29562306a36Sopenharmony_ci #address-cells = <1>; 29662306a36Sopenharmony_ci #size-cells = <1>; 29762306a36Sopenharmony_ci ranges = <0 0 0x1000>; 29862306a36Sopenharmony_ci clocks = <&init_60m_fclk>, 29962306a36Sopenharmony_ci <&xclk60mhsp1_ck>, 30062306a36Sopenharmony_ci <&xclk60mhsp2_ck>; 30162306a36Sopenharmony_ci clock-names = "refclk_60m_int", 30262306a36Sopenharmony_ci "refclk_60m_ext_p1", 30362306a36Sopenharmony_ci "refclk_60m_ext_p2"; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci usbhsohci: ohci@800 { 30662306a36Sopenharmony_ci compatible = "ti,ohci-omap3"; 30762306a36Sopenharmony_ci reg = <0x800 0x400>; 30862306a36Sopenharmony_ci interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 30962306a36Sopenharmony_ci remote-wakeup-connected; 31062306a36Sopenharmony_ci }; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci usbhsehci: ehci@c00 { 31362306a36Sopenharmony_ci compatible = "ti,ehci-omap"; 31462306a36Sopenharmony_ci reg = <0xc00 0x400>; 31562306a36Sopenharmony_ci interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 31662306a36Sopenharmony_ci }; 31762306a36Sopenharmony_ci }; 31862306a36Sopenharmony_ci }; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci target-module@66000 { /* 0x4a066000, ap 25 26.0 */ 32162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 32262306a36Sopenharmony_ci reg = <0x66000 0x4>, 32362306a36Sopenharmony_ci <0x66010 0x4>, 32462306a36Sopenharmony_ci <0x66014 0x4>; 32562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 32662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 32762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 32862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 32962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 33062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 33162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 33262306a36Sopenharmony_ci /* Domains (V, P, C): iva, tesla_pwrdm, tesla_clkdm */ 33362306a36Sopenharmony_ci clocks = <&tesla_clkctrl OMAP4_DSP_CLKCTRL 0>; 33462306a36Sopenharmony_ci clock-names = "fck"; 33562306a36Sopenharmony_ci power-domains = <&prm_tesla>; 33662306a36Sopenharmony_ci resets = <&prm_tesla 1>; 33762306a36Sopenharmony_ci reset-names = "rstctrl"; 33862306a36Sopenharmony_ci #address-cells = <1>; 33962306a36Sopenharmony_ci #size-cells = <1>; 34062306a36Sopenharmony_ci ranges = <0x0 0x66000 0x1000>; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci mmu_dsp: mmu@0 { 34362306a36Sopenharmony_ci compatible = "ti,omap4-iommu"; 34462306a36Sopenharmony_ci reg = <0x0 0x100>; 34562306a36Sopenharmony_ci interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 34662306a36Sopenharmony_ci #iommu-cells = <0>; 34762306a36Sopenharmony_ci }; 34862306a36Sopenharmony_ci }; 34962306a36Sopenharmony_ci }; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci segment@80000 { /* 0x4a080000 */ 35262306a36Sopenharmony_ci compatible = "simple-pm-bus"; 35362306a36Sopenharmony_ci #address-cells = <1>; 35462306a36Sopenharmony_ci #size-cells = <1>; 35562306a36Sopenharmony_ci ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */ 35662306a36Sopenharmony_ci <0x0005a000 0x000da000 0x001000>, /* ap 14 */ 35762306a36Sopenharmony_ci <0x0005b000 0x000db000 0x001000>, /* ap 15 */ 35862306a36Sopenharmony_ci <0x0005c000 0x000dc000 0x001000>, /* ap 16 */ 35962306a36Sopenharmony_ci <0x0005d000 0x000dd000 0x001000>, /* ap 17 */ 36062306a36Sopenharmony_ci <0x0005e000 0x000de000 0x001000>, /* ap 18 */ 36162306a36Sopenharmony_ci <0x00060000 0x000e0000 0x001000>, /* ap 19 */ 36262306a36Sopenharmony_ci <0x00061000 0x000e1000 0x001000>, /* ap 20 */ 36362306a36Sopenharmony_ci <0x00074000 0x000f4000 0x001000>, /* ap 27 */ 36462306a36Sopenharmony_ci <0x00075000 0x000f5000 0x001000>, /* ap 28 */ 36562306a36Sopenharmony_ci <0x00076000 0x000f6000 0x001000>, /* ap 29 */ 36662306a36Sopenharmony_ci <0x00077000 0x000f7000 0x001000>, /* ap 30 */ 36762306a36Sopenharmony_ci <0x00036000 0x000b6000 0x001000>, /* ap 69 */ 36862306a36Sopenharmony_ci <0x00037000 0x000b7000 0x001000>, /* ap 70 */ 36962306a36Sopenharmony_ci <0x0004d000 0x000cd000 0x001000>, /* ap 78 */ 37062306a36Sopenharmony_ci <0x0004e000 0x000ce000 0x001000>, /* ap 79 */ 37162306a36Sopenharmony_ci <0x00029000 0x000a9000 0x001000>, /* ap 82 */ 37262306a36Sopenharmony_ci <0x0002a000 0x000aa000 0x001000>, /* ap 83 */ 37362306a36Sopenharmony_ci <0x0002b000 0x000ab000 0x001000>, /* ap 84 */ 37462306a36Sopenharmony_ci <0x0002c000 0x000ac000 0x001000>, /* ap 85 */ 37562306a36Sopenharmony_ci <0x0002d000 0x000ad000 0x001000>, /* ap 88 */ 37662306a36Sopenharmony_ci <0x0002e000 0x000ae000 0x001000>; /* ap 89 */ 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci target-module@29000 { /* 0x4a0a9000, ap 82 04.0 */ 37962306a36Sopenharmony_ci compatible = "ti,sysc"; 38062306a36Sopenharmony_ci status = "disabled"; 38162306a36Sopenharmony_ci #address-cells = <1>; 38262306a36Sopenharmony_ci #size-cells = <1>; 38362306a36Sopenharmony_ci ranges = <0x0 0x29000 0x1000>; 38462306a36Sopenharmony_ci }; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci target-module@2b000 { /* 0x4a0ab000, ap 84 12.0 */ 38762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 38862306a36Sopenharmony_ci reg = <0x2b400 0x4>, 38962306a36Sopenharmony_ci <0x2b404 0x4>, 39062306a36Sopenharmony_ci <0x2b408 0x4>; 39162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 39262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 39362306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 39462306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 39562306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 39662306a36Sopenharmony_ci <SYSC_IDLE_NO>, 39762306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 39862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 39962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 40062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 40162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 40262306a36Sopenharmony_ci ti,syss-mask = <1>; 40362306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 40462306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_USB_OTG_HS_CLKCTRL 0>; 40562306a36Sopenharmony_ci clock-names = "fck"; 40662306a36Sopenharmony_ci #address-cells = <1>; 40762306a36Sopenharmony_ci #size-cells = <1>; 40862306a36Sopenharmony_ci ranges = <0x0 0x2b000 0x1000>; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci usb_otg_hs: usb_otg_hs@0 { 41162306a36Sopenharmony_ci compatible = "ti,omap4-musb"; 41262306a36Sopenharmony_ci reg = <0x0 0x7ff>; 41362306a36Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 41462306a36Sopenharmony_ci interrupt-names = "mc", "dma"; 41562306a36Sopenharmony_ci usb-phy = <&usb2_phy>; 41662306a36Sopenharmony_ci phys = <&usb2_phy>; 41762306a36Sopenharmony_ci phy-names = "usb2-phy"; 41862306a36Sopenharmony_ci multipoint = <1>; 41962306a36Sopenharmony_ci num-eps = <16>; 42062306a36Sopenharmony_ci ram-bits = <12>; 42162306a36Sopenharmony_ci ctrl-module = <&omap_control_usbotg>; 42262306a36Sopenharmony_ci }; 42362306a36Sopenharmony_ci }; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci target-module@2d000 { /* 0x4a0ad000, ap 88 0c.0 */ 42662306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 42762306a36Sopenharmony_ci reg = <0x2d000 0x4>, 42862306a36Sopenharmony_ci <0x2d010 0x4>, 42962306a36Sopenharmony_ci <0x2d014 0x4>; 43062306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 43162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 43262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 43362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 43462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 43562306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 43662306a36Sopenharmony_ci ti,syss-mask = <1>; 43762306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 43862306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_OCP2SCP_USB_PHY_CLKCTRL 0>; 43962306a36Sopenharmony_ci clock-names = "fck"; 44062306a36Sopenharmony_ci #address-cells = <1>; 44162306a36Sopenharmony_ci #size-cells = <1>; 44262306a36Sopenharmony_ci ranges = <0x0 0x2d000 0x1000>; 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci ocp2scp@0 { 44562306a36Sopenharmony_ci compatible = "ti,omap-ocp2scp"; 44662306a36Sopenharmony_ci reg = <0x0 0x1f>; 44762306a36Sopenharmony_ci #address-cells = <1>; 44862306a36Sopenharmony_ci #size-cells = <1>; 44962306a36Sopenharmony_ci ranges = <0 0 0x1000>; 45062306a36Sopenharmony_ci usb2_phy: usb2phy@80 { 45162306a36Sopenharmony_ci compatible = "ti,omap-usb2"; 45262306a36Sopenharmony_ci reg = <0x80 0x58>; 45362306a36Sopenharmony_ci ctrl-module = <&omap_control_usb2phy>; 45462306a36Sopenharmony_ci clocks = <&usb_phy_cm_clk32k>; 45562306a36Sopenharmony_ci clock-names = "wkupclk"; 45662306a36Sopenharmony_ci #phy-cells = <0>; 45762306a36Sopenharmony_ci }; 45862306a36Sopenharmony_ci }; 45962306a36Sopenharmony_ci }; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci /* d2d mdm */ 46262306a36Sopenharmony_ci target-module@36000 { /* 0x4a0b6000, ap 69 60.0 */ 46362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 46462306a36Sopenharmony_ci reg = <0x36000 0x4>, 46562306a36Sopenharmony_ci <0x36010 0x4>, 46662306a36Sopenharmony_ci <0x36014 0x4>; 46762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 46862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; 46962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 47062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 47162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 47262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 47362306a36Sopenharmony_ci ti,syss-mask = <1>; 47462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */ 47562306a36Sopenharmony_ci clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>; 47662306a36Sopenharmony_ci clock-names = "fck"; 47762306a36Sopenharmony_ci #address-cells = <1>; 47862306a36Sopenharmony_ci #size-cells = <1>; 47962306a36Sopenharmony_ci ranges = <0x0 0x36000 0x1000>; 48062306a36Sopenharmony_ci }; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci /* d2d mpu */ 48362306a36Sopenharmony_ci target-module@4d000 { /* 0x4a0cd000, ap 78 58.0 */ 48462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 48562306a36Sopenharmony_ci reg = <0x4d000 0x4>, 48662306a36Sopenharmony_ci <0x4d010 0x4>, 48762306a36Sopenharmony_ci <0x4d014 0x4>; 48862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 48962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; 49062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 49162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 49262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 49362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 49462306a36Sopenharmony_ci ti,syss-mask = <1>; 49562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */ 49662306a36Sopenharmony_ci clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>; 49762306a36Sopenharmony_ci clock-names = "fck"; 49862306a36Sopenharmony_ci #address-cells = <1>; 49962306a36Sopenharmony_ci #size-cells = <1>; 50062306a36Sopenharmony_ci ranges = <0x0 0x4d000 0x1000>; 50162306a36Sopenharmony_ci }; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci target-module@59000 { /* 0x4a0d9000, ap 13 1a.0 */ 50462306a36Sopenharmony_ci compatible = "ti,sysc-omap4-sr", "ti,sysc"; 50562306a36Sopenharmony_ci reg = <0x59038 0x4>; 50662306a36Sopenharmony_ci reg-names = "sysc"; 50762306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 50862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 50962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 51062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 51162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 51262306a36Sopenharmony_ci /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 51362306a36Sopenharmony_ci clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>; 51462306a36Sopenharmony_ci clock-names = "fck"; 51562306a36Sopenharmony_ci #address-cells = <1>; 51662306a36Sopenharmony_ci #size-cells = <1>; 51762306a36Sopenharmony_ci ranges = <0x0 0x59000 0x1000>; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci smartreflex_mpu: smartreflex@0 { 52062306a36Sopenharmony_ci compatible = "ti,omap4-smartreflex-mpu"; 52162306a36Sopenharmony_ci reg = <0x0 0x80>; 52262306a36Sopenharmony_ci interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 52362306a36Sopenharmony_ci }; 52462306a36Sopenharmony_ci }; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci target-module@5b000 { /* 0x4a0db000, ap 15 08.0 */ 52762306a36Sopenharmony_ci compatible = "ti,sysc-omap4-sr", "ti,sysc"; 52862306a36Sopenharmony_ci reg = <0x5b038 0x4>; 52962306a36Sopenharmony_ci reg-names = "sysc"; 53062306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 53162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 53262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 53362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 53462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 53562306a36Sopenharmony_ci /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 53662306a36Sopenharmony_ci clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>; 53762306a36Sopenharmony_ci clock-names = "fck"; 53862306a36Sopenharmony_ci #address-cells = <1>; 53962306a36Sopenharmony_ci #size-cells = <1>; 54062306a36Sopenharmony_ci ranges = <0x0 0x5b000 0x1000>; 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci smartreflex_iva: smartreflex@0 { 54362306a36Sopenharmony_ci compatible = "ti,omap4-smartreflex-iva"; 54462306a36Sopenharmony_ci reg = <0x0 0x80>; 54562306a36Sopenharmony_ci interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 54662306a36Sopenharmony_ci }; 54762306a36Sopenharmony_ci }; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci target-module@5d000 { /* 0x4a0dd000, ap 17 22.0 */ 55062306a36Sopenharmony_ci compatible = "ti,sysc-omap4-sr", "ti,sysc"; 55162306a36Sopenharmony_ci reg = <0x5d038 0x4>; 55262306a36Sopenharmony_ci reg-names = "sysc"; 55362306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 55462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 55562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 55662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 55762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 55862306a36Sopenharmony_ci /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 55962306a36Sopenharmony_ci clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>; 56062306a36Sopenharmony_ci clock-names = "fck"; 56162306a36Sopenharmony_ci #address-cells = <1>; 56262306a36Sopenharmony_ci #size-cells = <1>; 56362306a36Sopenharmony_ci ranges = <0x0 0x5d000 0x1000>; 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci smartreflex_core: smartreflex@0 { 56662306a36Sopenharmony_ci compatible = "ti,omap4-smartreflex-core"; 56762306a36Sopenharmony_ci reg = <0x0 0x80>; 56862306a36Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 56962306a36Sopenharmony_ci }; 57062306a36Sopenharmony_ci }; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci target-module@60000 { /* 0x4a0e0000, ap 19 1c.0 */ 57362306a36Sopenharmony_ci compatible = "ti,sysc"; 57462306a36Sopenharmony_ci status = "disabled"; 57562306a36Sopenharmony_ci #address-cells = <1>; 57662306a36Sopenharmony_ci #size-cells = <1>; 57762306a36Sopenharmony_ci ranges = <0x0 0x60000 0x1000>; 57862306a36Sopenharmony_ci }; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci target-module@74000 { /* 0x4a0f4000, ap 27 24.0 */ 58162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 58262306a36Sopenharmony_ci reg = <0x74000 0x4>, 58362306a36Sopenharmony_ci <0x74010 0x4>; 58462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 58562306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 58662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 58762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 58862306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 58962306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 59062306a36Sopenharmony_ci clocks = <&l4_cfg_clkctrl OMAP4_MAILBOX_CLKCTRL 0>; 59162306a36Sopenharmony_ci clock-names = "fck"; 59262306a36Sopenharmony_ci #address-cells = <1>; 59362306a36Sopenharmony_ci #size-cells = <1>; 59462306a36Sopenharmony_ci ranges = <0x0 0x74000 0x1000>; 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci mailbox: mailbox@0 { 59762306a36Sopenharmony_ci compatible = "ti,omap4-mailbox"; 59862306a36Sopenharmony_ci reg = <0x0 0x200>; 59962306a36Sopenharmony_ci interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 60062306a36Sopenharmony_ci #mbox-cells = <1>; 60162306a36Sopenharmony_ci ti,mbox-num-users = <3>; 60262306a36Sopenharmony_ci ti,mbox-num-fifos = <8>; 60362306a36Sopenharmony_ci mbox_ipu: mbox-ipu { 60462306a36Sopenharmony_ci ti,mbox-tx = <0 0 0>; 60562306a36Sopenharmony_ci ti,mbox-rx = <1 0 0>; 60662306a36Sopenharmony_ci }; 60762306a36Sopenharmony_ci mbox_dsp: mbox-dsp { 60862306a36Sopenharmony_ci ti,mbox-tx = <3 0 0>; 60962306a36Sopenharmony_ci ti,mbox-rx = <2 0 0>; 61062306a36Sopenharmony_ci }; 61162306a36Sopenharmony_ci }; 61262306a36Sopenharmony_ci }; 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci target-module@76000 { /* 0x4a0f6000, ap 29 3a.0 */ 61562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 61662306a36Sopenharmony_ci reg = <0x76000 0x4>, 61762306a36Sopenharmony_ci <0x76010 0x4>, 61862306a36Sopenharmony_ci <0x76014 0x4>; 61962306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 62062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 62162306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 62262306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 62362306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 62462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 62562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 62662306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 62762306a36Sopenharmony_ci ti,syss-mask = <1>; 62862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 62962306a36Sopenharmony_ci clocks = <&l4_cfg_clkctrl OMAP4_SPINLOCK_CLKCTRL 0>; 63062306a36Sopenharmony_ci clock-names = "fck"; 63162306a36Sopenharmony_ci #address-cells = <1>; 63262306a36Sopenharmony_ci #size-cells = <1>; 63362306a36Sopenharmony_ci ranges = <0x0 0x76000 0x1000>; 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci hwspinlock: spinlock@0 { 63662306a36Sopenharmony_ci compatible = "ti,omap4-hwspinlock"; 63762306a36Sopenharmony_ci reg = <0x0 0x1000>; 63862306a36Sopenharmony_ci #hwlock-cells = <1>; 63962306a36Sopenharmony_ci }; 64062306a36Sopenharmony_ci }; 64162306a36Sopenharmony_ci }; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci segment@100000 { /* 0x4a100000 */ 64462306a36Sopenharmony_ci compatible = "simple-pm-bus"; 64562306a36Sopenharmony_ci #address-cells = <1>; 64662306a36Sopenharmony_ci #size-cells = <1>; 64762306a36Sopenharmony_ci ranges = <0x00000000 0x00100000 0x001000>, /* ap 21 */ 64862306a36Sopenharmony_ci <0x00001000 0x00101000 0x001000>, /* ap 22 */ 64962306a36Sopenharmony_ci <0x00002000 0x00102000 0x001000>, /* ap 61 */ 65062306a36Sopenharmony_ci <0x00003000 0x00103000 0x001000>, /* ap 62 */ 65162306a36Sopenharmony_ci <0x00008000 0x00108000 0x001000>, /* ap 63 */ 65262306a36Sopenharmony_ci <0x00009000 0x00109000 0x001000>, /* ap 64 */ 65362306a36Sopenharmony_ci <0x0000a000 0x0010a000 0x001000>, /* ap 65 */ 65462306a36Sopenharmony_ci <0x0000b000 0x0010b000 0x001000>; /* ap 66 */ 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_ci target-module@0 { /* 0x4a100000, ap 21 2a.0 */ 65762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 65862306a36Sopenharmony_ci reg = <0x0 0x4>, 65962306a36Sopenharmony_ci <0x10 0x4>; 66062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 66162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 66262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 66362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 66462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 66562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 66662306a36Sopenharmony_ci #address-cells = <1>; 66762306a36Sopenharmony_ci #size-cells = <1>; 66862306a36Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci omap4_pmx_core: pinmux@40 { 67162306a36Sopenharmony_ci compatible = "ti,omap4-padconf", 67262306a36Sopenharmony_ci "pinctrl-single"; 67362306a36Sopenharmony_ci reg = <0x40 0x0196>; 67462306a36Sopenharmony_ci #address-cells = <1>; 67562306a36Sopenharmony_ci #size-cells = <0>; 67662306a36Sopenharmony_ci #pinctrl-cells = <1>; 67762306a36Sopenharmony_ci #interrupt-cells = <1>; 67862306a36Sopenharmony_ci interrupt-controller; 67962306a36Sopenharmony_ci pinctrl-single,register-width = <16>; 68062306a36Sopenharmony_ci pinctrl-single,function-mask = <0x7fff>; 68162306a36Sopenharmony_ci }; 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci omap4_padconf_global: omap4_padconf_global@5a0 { 68462306a36Sopenharmony_ci compatible = "syscon", 68562306a36Sopenharmony_ci "simple-bus"; 68662306a36Sopenharmony_ci reg = <0x5a0 0x170>; 68762306a36Sopenharmony_ci #address-cells = <1>; 68862306a36Sopenharmony_ci #size-cells = <1>; 68962306a36Sopenharmony_ci ranges = <0 0x5a0 0x170>; 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci pbias_regulator: pbias_regulator@60 { 69262306a36Sopenharmony_ci compatible = "ti,pbias-omap4", "ti,pbias-omap"; 69362306a36Sopenharmony_ci reg = <0x60 0x4>; 69462306a36Sopenharmony_ci syscon = <&omap4_padconf_global>; 69562306a36Sopenharmony_ci pbias_mmc_reg: pbias_mmc_omap4 { 69662306a36Sopenharmony_ci regulator-name = "pbias_mmc_omap4"; 69762306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 69862306a36Sopenharmony_ci regulator-max-microvolt = <3000000>; 69962306a36Sopenharmony_ci }; 70062306a36Sopenharmony_ci }; 70162306a36Sopenharmony_ci }; 70262306a36Sopenharmony_ci }; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci target-module@2000 { /* 0x4a102000, ap 61 3c.0 */ 70562306a36Sopenharmony_ci compatible = "ti,sysc"; 70662306a36Sopenharmony_ci status = "disabled"; 70762306a36Sopenharmony_ci #address-cells = <1>; 70862306a36Sopenharmony_ci #size-cells = <1>; 70962306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 71062306a36Sopenharmony_ci }; 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci target-module@8000 { /* 0x4a108000, ap 63 62.0 */ 71362306a36Sopenharmony_ci compatible = "ti,sysc"; 71462306a36Sopenharmony_ci status = "disabled"; 71562306a36Sopenharmony_ci #address-cells = <1>; 71662306a36Sopenharmony_ci #size-cells = <1>; 71762306a36Sopenharmony_ci ranges = <0x0 0x8000 0x1000>; 71862306a36Sopenharmony_ci }; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci target-module@a000 { /* 0x4a10a000, ap 65 50.0 */ 72162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 72262306a36Sopenharmony_ci reg = <0xa000 0x4>, 72362306a36Sopenharmony_ci <0xa010 0x4>; 72462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 72562306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 72662306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 72762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 72862306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 72962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 73062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 73162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 73262306a36Sopenharmony_ci ti,sysc-delay-us = <2>; 73362306a36Sopenharmony_ci /* Domains (V, P, C): core, cam_pwrdm, iss_clkdm */ 73462306a36Sopenharmony_ci clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>; 73562306a36Sopenharmony_ci clock-names = "fck"; 73662306a36Sopenharmony_ci #address-cells = <1>; 73762306a36Sopenharmony_ci #size-cells = <1>; 73862306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci /* No child device binding or driver in mainline */ 74162306a36Sopenharmony_ci }; 74262306a36Sopenharmony_ci }; 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_ci segment@180000 { /* 0x4a180000 */ 74562306a36Sopenharmony_ci compatible = "simple-pm-bus"; 74662306a36Sopenharmony_ci #address-cells = <1>; 74762306a36Sopenharmony_ci #size-cells = <1>; 74862306a36Sopenharmony_ci }; 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci segment@200000 { /* 0x4a200000 */ 75162306a36Sopenharmony_ci compatible = "simple-pm-bus"; 75262306a36Sopenharmony_ci #address-cells = <1>; 75362306a36Sopenharmony_ci #size-cells = <1>; 75462306a36Sopenharmony_ci ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 31 */ 75562306a36Sopenharmony_ci <0x0001f000 0x0021f000 0x001000>, /* ap 32 */ 75662306a36Sopenharmony_ci <0x0000a000 0x0020a000 0x001000>, /* ap 33 */ 75762306a36Sopenharmony_ci <0x0000b000 0x0020b000 0x001000>, /* ap 34 */ 75862306a36Sopenharmony_ci <0x00004000 0x00204000 0x001000>, /* ap 35 */ 75962306a36Sopenharmony_ci <0x00005000 0x00205000 0x001000>, /* ap 36 */ 76062306a36Sopenharmony_ci <0x00006000 0x00206000 0x001000>, /* ap 37 */ 76162306a36Sopenharmony_ci <0x00007000 0x00207000 0x001000>, /* ap 38 */ 76262306a36Sopenharmony_ci <0x00012000 0x00212000 0x001000>, /* ap 39 */ 76362306a36Sopenharmony_ci <0x00013000 0x00213000 0x001000>, /* ap 40 */ 76462306a36Sopenharmony_ci <0x0000c000 0x0020c000 0x001000>, /* ap 41 */ 76562306a36Sopenharmony_ci <0x0000d000 0x0020d000 0x001000>, /* ap 42 */ 76662306a36Sopenharmony_ci <0x00010000 0x00210000 0x001000>, /* ap 43 */ 76762306a36Sopenharmony_ci <0x00011000 0x00211000 0x001000>, /* ap 44 */ 76862306a36Sopenharmony_ci <0x00016000 0x00216000 0x001000>, /* ap 45 */ 76962306a36Sopenharmony_ci <0x00017000 0x00217000 0x001000>, /* ap 46 */ 77062306a36Sopenharmony_ci <0x00014000 0x00214000 0x001000>, /* ap 47 */ 77162306a36Sopenharmony_ci <0x00015000 0x00215000 0x001000>, /* ap 48 */ 77262306a36Sopenharmony_ci <0x00018000 0x00218000 0x001000>, /* ap 49 */ 77362306a36Sopenharmony_ci <0x00019000 0x00219000 0x001000>, /* ap 50 */ 77462306a36Sopenharmony_ci <0x00020000 0x00220000 0x001000>, /* ap 51 */ 77562306a36Sopenharmony_ci <0x00021000 0x00221000 0x001000>, /* ap 52 */ 77662306a36Sopenharmony_ci <0x00026000 0x00226000 0x001000>, /* ap 53 */ 77762306a36Sopenharmony_ci <0x00027000 0x00227000 0x001000>, /* ap 54 */ 77862306a36Sopenharmony_ci <0x00028000 0x00228000 0x001000>, /* ap 55 */ 77962306a36Sopenharmony_ci <0x00029000 0x00229000 0x001000>, /* ap 56 */ 78062306a36Sopenharmony_ci <0x0002a000 0x0022a000 0x001000>, /* ap 57 */ 78162306a36Sopenharmony_ci <0x0002b000 0x0022b000 0x001000>, /* ap 58 */ 78262306a36Sopenharmony_ci <0x0001c000 0x0021c000 0x001000>, /* ap 59 */ 78362306a36Sopenharmony_ci <0x0001d000 0x0021d000 0x001000>; /* ap 60 */ 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci target-module@4000 { /* 0x4a204000, ap 35 42.0 */ 78662306a36Sopenharmony_ci compatible = "ti,sysc"; 78762306a36Sopenharmony_ci status = "disabled"; 78862306a36Sopenharmony_ci #address-cells = <1>; 78962306a36Sopenharmony_ci #size-cells = <1>; 79062306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 79162306a36Sopenharmony_ci }; 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_ci target-module@6000 { /* 0x4a206000, ap 37 4a.0 */ 79462306a36Sopenharmony_ci compatible = "ti,sysc"; 79562306a36Sopenharmony_ci status = "disabled"; 79662306a36Sopenharmony_ci #address-cells = <1>; 79762306a36Sopenharmony_ci #size-cells = <1>; 79862306a36Sopenharmony_ci ranges = <0x0 0x6000 0x1000>; 79962306a36Sopenharmony_ci }; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci target-module@a000 { /* 0x4a20a000, ap 33 2c.0 */ 80262306a36Sopenharmony_ci compatible = "ti,sysc"; 80362306a36Sopenharmony_ci status = "disabled"; 80462306a36Sopenharmony_ci #address-cells = <1>; 80562306a36Sopenharmony_ci #size-cells = <1>; 80662306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 80762306a36Sopenharmony_ci }; 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_ci target-module@c000 { /* 0x4a20c000, ap 41 20.0 */ 81062306a36Sopenharmony_ci compatible = "ti,sysc"; 81162306a36Sopenharmony_ci status = "disabled"; 81262306a36Sopenharmony_ci #address-cells = <1>; 81362306a36Sopenharmony_ci #size-cells = <1>; 81462306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 81562306a36Sopenharmony_ci }; 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci target-module@10000 { /* 0x4a210000, ap 43 52.0 */ 81862306a36Sopenharmony_ci compatible = "ti,sysc"; 81962306a36Sopenharmony_ci status = "disabled"; 82062306a36Sopenharmony_ci #address-cells = <1>; 82162306a36Sopenharmony_ci #size-cells = <1>; 82262306a36Sopenharmony_ci ranges = <0x0 0x10000 0x1000>; 82362306a36Sopenharmony_ci }; 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci target-module@12000 { /* 0x4a212000, ap 39 18.0 */ 82662306a36Sopenharmony_ci compatible = "ti,sysc"; 82762306a36Sopenharmony_ci status = "disabled"; 82862306a36Sopenharmony_ci #address-cells = <1>; 82962306a36Sopenharmony_ci #size-cells = <1>; 83062306a36Sopenharmony_ci ranges = <0x0 0x12000 0x1000>; 83162306a36Sopenharmony_ci }; 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci target-module@14000 { /* 0x4a214000, ap 47 30.0 */ 83462306a36Sopenharmony_ci compatible = "ti,sysc"; 83562306a36Sopenharmony_ci status = "disabled"; 83662306a36Sopenharmony_ci #address-cells = <1>; 83762306a36Sopenharmony_ci #size-cells = <1>; 83862306a36Sopenharmony_ci ranges = <0x0 0x14000 0x1000>; 83962306a36Sopenharmony_ci }; 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci target-module@16000 { /* 0x4a216000, ap 45 28.0 */ 84262306a36Sopenharmony_ci compatible = "ti,sysc"; 84362306a36Sopenharmony_ci status = "disabled"; 84462306a36Sopenharmony_ci #address-cells = <1>; 84562306a36Sopenharmony_ci #size-cells = <1>; 84662306a36Sopenharmony_ci ranges = <0x0 0x16000 0x1000>; 84762306a36Sopenharmony_ci }; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci target-module@18000 { /* 0x4a218000, ap 49 38.0 */ 85062306a36Sopenharmony_ci compatible = "ti,sysc"; 85162306a36Sopenharmony_ci status = "disabled"; 85262306a36Sopenharmony_ci #address-cells = <1>; 85362306a36Sopenharmony_ci #size-cells = <1>; 85462306a36Sopenharmony_ci ranges = <0x0 0x18000 0x1000>; 85562306a36Sopenharmony_ci }; 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci target-module@1c000 { /* 0x4a21c000, ap 59 5a.0 */ 85862306a36Sopenharmony_ci compatible = "ti,sysc"; 85962306a36Sopenharmony_ci status = "disabled"; 86062306a36Sopenharmony_ci #address-cells = <1>; 86162306a36Sopenharmony_ci #size-cells = <1>; 86262306a36Sopenharmony_ci ranges = <0x0 0x1c000 0x1000>; 86362306a36Sopenharmony_ci }; 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci target-module@1e000 { /* 0x4a21e000, ap 31 10.0 */ 86662306a36Sopenharmony_ci compatible = "ti,sysc"; 86762306a36Sopenharmony_ci status = "disabled"; 86862306a36Sopenharmony_ci #address-cells = <1>; 86962306a36Sopenharmony_ci #size-cells = <1>; 87062306a36Sopenharmony_ci ranges = <0x0 0x1e000 0x1000>; 87162306a36Sopenharmony_ci }; 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci target-module@20000 { /* 0x4a220000, ap 51 40.0 */ 87462306a36Sopenharmony_ci compatible = "ti,sysc"; 87562306a36Sopenharmony_ci status = "disabled"; 87662306a36Sopenharmony_ci #address-cells = <1>; 87762306a36Sopenharmony_ci #size-cells = <1>; 87862306a36Sopenharmony_ci ranges = <0x0 0x20000 0x1000>; 87962306a36Sopenharmony_ci }; 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_ci target-module@26000 { /* 0x4a226000, ap 53 34.0 */ 88262306a36Sopenharmony_ci compatible = "ti,sysc"; 88362306a36Sopenharmony_ci status = "disabled"; 88462306a36Sopenharmony_ci #address-cells = <1>; 88562306a36Sopenharmony_ci #size-cells = <1>; 88662306a36Sopenharmony_ci ranges = <0x0 0x26000 0x1000>; 88762306a36Sopenharmony_ci }; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci target-module@28000 { /* 0x4a228000, ap 55 2e.0 */ 89062306a36Sopenharmony_ci compatible = "ti,sysc"; 89162306a36Sopenharmony_ci status = "disabled"; 89262306a36Sopenharmony_ci #address-cells = <1>; 89362306a36Sopenharmony_ci #size-cells = <1>; 89462306a36Sopenharmony_ci ranges = <0x0 0x28000 0x1000>; 89562306a36Sopenharmony_ci }; 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci target-module@2a000 { /* 0x4a22a000, ap 57 48.0 */ 89862306a36Sopenharmony_ci compatible = "ti,sysc"; 89962306a36Sopenharmony_ci status = "disabled"; 90062306a36Sopenharmony_ci #address-cells = <1>; 90162306a36Sopenharmony_ci #size-cells = <1>; 90262306a36Sopenharmony_ci ranges = <0x0 0x2a000 0x1000>; 90362306a36Sopenharmony_ci }; 90462306a36Sopenharmony_ci }; 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_ci segment@280000 { /* 0x4a280000 */ 90762306a36Sopenharmony_ci compatible = "simple-pm-bus"; 90862306a36Sopenharmony_ci #address-cells = <1>; 90962306a36Sopenharmony_ci #size-cells = <1>; 91062306a36Sopenharmony_ci }; 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci l4_cfg_segment_300000: segment@300000 { /* 0x4a300000 */ 91362306a36Sopenharmony_ci compatible = "simple-pm-bus"; 91462306a36Sopenharmony_ci #address-cells = <1>; 91562306a36Sopenharmony_ci #size-cells = <1>; 91662306a36Sopenharmony_ci ranges = <0x00000000 0x00300000 0x020000>, /* ap 67 */ 91762306a36Sopenharmony_ci <0x00040000 0x00340000 0x001000>, /* ap 68 */ 91862306a36Sopenharmony_ci <0x00020000 0x00320000 0x004000>, /* ap 71 */ 91962306a36Sopenharmony_ci <0x00024000 0x00324000 0x002000>, /* ap 72 */ 92062306a36Sopenharmony_ci <0x00026000 0x00326000 0x001000>, /* ap 73 */ 92162306a36Sopenharmony_ci <0x00027000 0x00327000 0x001000>, /* ap 74 */ 92262306a36Sopenharmony_ci <0x00028000 0x00328000 0x001000>, /* ap 75 */ 92362306a36Sopenharmony_ci <0x00029000 0x00329000 0x001000>, /* ap 76 */ 92462306a36Sopenharmony_ci <0x00030000 0x00330000 0x010000>, /* ap 77 */ 92562306a36Sopenharmony_ci <0x0002a000 0x0032a000 0x002000>, /* ap 90 */ 92662306a36Sopenharmony_ci <0x0002c000 0x0032c000 0x004000>; /* ap 91 */ 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci l4_cfg_target_0: target-module@0 { /* 0x4a300000, ap 67 14.0 */ 92962306a36Sopenharmony_ci compatible = "ti,sysc"; 93062306a36Sopenharmony_ci status = "disabled"; 93162306a36Sopenharmony_ci #address-cells = <1>; 93262306a36Sopenharmony_ci #size-cells = <1>; 93362306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x00020000>, 93462306a36Sopenharmony_ci <0x00020000 0x00020000 0x00004000>, 93562306a36Sopenharmony_ci <0x00024000 0x00024000 0x00002000>, 93662306a36Sopenharmony_ci <0x00026000 0x00026000 0x00001000>, 93762306a36Sopenharmony_ci <0x00027000 0x00027000 0x00001000>, 93862306a36Sopenharmony_ci <0x00028000 0x00028000 0x00001000>, 93962306a36Sopenharmony_ci <0x00029000 0x00029000 0x00001000>, 94062306a36Sopenharmony_ci <0x0002a000 0x0002a000 0x00002000>, 94162306a36Sopenharmony_ci <0x0002c000 0x0002c000 0x00004000>, 94262306a36Sopenharmony_ci <0x00030000 0x00030000 0x00010000>; 94362306a36Sopenharmony_ci }; 94462306a36Sopenharmony_ci }; 94562306a36Sopenharmony_ci}; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci&l4_wkup { /* 0x4a300000 */ 94862306a36Sopenharmony_ci compatible = "ti,omap4-l4-wkup", "simple-pm-bus"; 94962306a36Sopenharmony_ci power-domains = <&prm_wkup>; 95062306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_L4_WKUP_CLKCTRL 0>; 95162306a36Sopenharmony_ci clock-names = "fck"; 95262306a36Sopenharmony_ci reg = <0x4a300000 0x800>, 95362306a36Sopenharmony_ci <0x4a300800 0x800>, 95462306a36Sopenharmony_ci <0x4a301000 0x1000>; 95562306a36Sopenharmony_ci reg-names = "ap", "la", "ia0"; 95662306a36Sopenharmony_ci #address-cells = <1>; 95762306a36Sopenharmony_ci #size-cells = <1>; 95862306a36Sopenharmony_ci ranges = <0x00000000 0x4a300000 0x010000>, /* segment 0 */ 95962306a36Sopenharmony_ci <0x00010000 0x4a310000 0x010000>, /* segment 1 */ 96062306a36Sopenharmony_ci <0x00020000 0x4a320000 0x010000>; /* segment 2 */ 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci segment@0 { /* 0x4a300000 */ 96362306a36Sopenharmony_ci compatible = "simple-pm-bus"; 96462306a36Sopenharmony_ci #address-cells = <1>; 96562306a36Sopenharmony_ci #size-cells = <1>; 96662306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 96762306a36Sopenharmony_ci <0x00001000 0x00001000 0x001000>, /* ap 1 */ 96862306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 96962306a36Sopenharmony_ci <0x00006000 0x00006000 0x002000>, /* ap 3 */ 97062306a36Sopenharmony_ci <0x00008000 0x00008000 0x001000>, /* ap 4 */ 97162306a36Sopenharmony_ci <0x0000a000 0x0000a000 0x001000>, /* ap 15 */ 97262306a36Sopenharmony_ci <0x0000b000 0x0000b000 0x001000>, /* ap 16 */ 97362306a36Sopenharmony_ci <0x00004000 0x00004000 0x001000>, /* ap 17 */ 97462306a36Sopenharmony_ci <0x00005000 0x00005000 0x001000>, /* ap 18 */ 97562306a36Sopenharmony_ci <0x0000c000 0x0000c000 0x001000>, /* ap 19 */ 97662306a36Sopenharmony_ci <0x0000d000 0x0000d000 0x001000>; /* ap 20 */ 97762306a36Sopenharmony_ci 97862306a36Sopenharmony_ci target-module@4000 { /* 0x4a304000, ap 17 24.0 */ 97962306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 98062306a36Sopenharmony_ci reg = <0x4000 0x4>, 98162306a36Sopenharmony_ci <0x4004 0x4>; 98262306a36Sopenharmony_ci reg-names = "rev", "sysc"; 98362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 98462306a36Sopenharmony_ci <SYSC_IDLE_NO>; 98562306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 98662306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_COUNTER_32K_CLKCTRL 0>; 98762306a36Sopenharmony_ci clock-names = "fck"; 98862306a36Sopenharmony_ci #address-cells = <1>; 98962306a36Sopenharmony_ci #size-cells = <1>; 99062306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci counter32k: counter@0 { 99362306a36Sopenharmony_ci compatible = "ti,omap-counter32k"; 99462306a36Sopenharmony_ci reg = <0x0 0x20>; 99562306a36Sopenharmony_ci }; 99662306a36Sopenharmony_ci }; 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci target-module@6000 { /* 0x4a306000, ap 3 08.0 */ 99962306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 100062306a36Sopenharmony_ci reg = <0x6000 0x4>; 100162306a36Sopenharmony_ci reg-names = "rev"; 100262306a36Sopenharmony_ci #address-cells = <1>; 100362306a36Sopenharmony_ci #size-cells = <1>; 100462306a36Sopenharmony_ci ranges = <0x0 0x6000 0x2000>; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci prm: prm@0 { 100762306a36Sopenharmony_ci compatible = "ti,omap4-prm", "simple-bus"; 100862306a36Sopenharmony_ci reg = <0x0 0x2000>; 100962306a36Sopenharmony_ci interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 101062306a36Sopenharmony_ci #address-cells = <1>; 101162306a36Sopenharmony_ci #size-cells = <1>; 101262306a36Sopenharmony_ci ranges = <0 0 0x2000>; 101362306a36Sopenharmony_ci 101462306a36Sopenharmony_ci prm_clocks: clocks { 101562306a36Sopenharmony_ci #address-cells = <1>; 101662306a36Sopenharmony_ci #size-cells = <0>; 101762306a36Sopenharmony_ci }; 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_ci prm_clockdomains: clockdomains { 102062306a36Sopenharmony_ci }; 102162306a36Sopenharmony_ci }; 102262306a36Sopenharmony_ci }; 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_ci target-module@a000 { /* 0x4a30a000, ap 15 34.0 */ 102562306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 102662306a36Sopenharmony_ci reg = <0xa000 0x4>; 102762306a36Sopenharmony_ci reg-names = "rev"; 102862306a36Sopenharmony_ci #address-cells = <1>; 102962306a36Sopenharmony_ci #size-cells = <1>; 103062306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci scrm: scrm@0 { 103362306a36Sopenharmony_ci compatible = "ti,omap4-scrm"; 103462306a36Sopenharmony_ci reg = <0x0 0x2000>; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci scrm_clocks: clocks { 103762306a36Sopenharmony_ci #address-cells = <1>; 103862306a36Sopenharmony_ci #size-cells = <0>; 103962306a36Sopenharmony_ci }; 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci scrm_clockdomains: clockdomains { 104262306a36Sopenharmony_ci }; 104362306a36Sopenharmony_ci }; 104462306a36Sopenharmony_ci }; 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_ci target-module@c000 { /* 0x4a30c000, ap 19 2c.0 */ 104762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 104862306a36Sopenharmony_ci reg = <0xc000 0x4>, 104962306a36Sopenharmony_ci <0xc010 0x4>; 105062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 105162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 105262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 105362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 105462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 105562306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 105662306a36Sopenharmony_ci #address-cells = <1>; 105762306a36Sopenharmony_ci #size-cells = <1>; 105862306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci omap4_scm_wkup: scm@c000 { 106162306a36Sopenharmony_ci compatible = "ti,omap4-scm-wkup"; 106262306a36Sopenharmony_ci reg = <0xc000 0x1000>; 106362306a36Sopenharmony_ci }; 106462306a36Sopenharmony_ci }; 106562306a36Sopenharmony_ci }; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_ci segment@10000 { /* 0x4a310000 */ 106862306a36Sopenharmony_ci compatible = "simple-pm-bus"; 106962306a36Sopenharmony_ci #address-cells = <1>; 107062306a36Sopenharmony_ci #size-cells = <1>; 107162306a36Sopenharmony_ci ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ 107262306a36Sopenharmony_ci <0x00001000 0x00011000 0x001000>, /* ap 6 */ 107362306a36Sopenharmony_ci <0x00004000 0x00014000 0x001000>, /* ap 7 */ 107462306a36Sopenharmony_ci <0x00005000 0x00015000 0x001000>, /* ap 8 */ 107562306a36Sopenharmony_ci <0x00008000 0x00018000 0x001000>, /* ap 9 */ 107662306a36Sopenharmony_ci <0x00009000 0x00019000 0x001000>, /* ap 10 */ 107762306a36Sopenharmony_ci <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ 107862306a36Sopenharmony_ci <0x0000d000 0x0001d000 0x001000>, /* ap 12 */ 107962306a36Sopenharmony_ci <0x0000e000 0x0001e000 0x001000>, /* ap 21 */ 108062306a36Sopenharmony_ci <0x0000f000 0x0001f000 0x001000>; /* ap 22 */ 108162306a36Sopenharmony_ci 108262306a36Sopenharmony_ci gpio1_target: target-module@0 { /* 0x4a310000, ap 5 14.0 */ 108362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 108462306a36Sopenharmony_ci reg = <0x0 0x4>, 108562306a36Sopenharmony_ci <0x10 0x4>, 108662306a36Sopenharmony_ci <0x114 0x4>; 108762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 108862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 108962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 109062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 109162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 109262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 109362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 109462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 109562306a36Sopenharmony_ci ti,syss-mask = <1>; 109662306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 109762306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 0>, 109862306a36Sopenharmony_ci <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 8>; 109962306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 110062306a36Sopenharmony_ci #address-cells = <1>; 110162306a36Sopenharmony_ci #size-cells = <1>; 110262306a36Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_ci gpio1: gpio@0 { 110562306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 110662306a36Sopenharmony_ci reg = <0x0 0x200>; 110762306a36Sopenharmony_ci interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 110862306a36Sopenharmony_ci ti,gpio-always-on; 110962306a36Sopenharmony_ci gpio-controller; 111062306a36Sopenharmony_ci #gpio-cells = <2>; 111162306a36Sopenharmony_ci interrupt-controller; 111262306a36Sopenharmony_ci #interrupt-cells = <2>; 111362306a36Sopenharmony_ci }; 111462306a36Sopenharmony_ci }; 111562306a36Sopenharmony_ci 111662306a36Sopenharmony_ci target-module@4000 { /* 0x4a314000, ap 7 18.0 */ 111762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 111862306a36Sopenharmony_ci reg = <0x4000 0x4>, 111962306a36Sopenharmony_ci <0x4010 0x4>, 112062306a36Sopenharmony_ci <0x4014 0x4>; 112162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 112262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 112362306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 112462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 112562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 112662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 112762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 112862306a36Sopenharmony_ci ti,syss-mask = <1>; 112962306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 113062306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_WD_TIMER2_CLKCTRL 0>; 113162306a36Sopenharmony_ci clock-names = "fck"; 113262306a36Sopenharmony_ci #address-cells = <1>; 113362306a36Sopenharmony_ci #size-cells = <1>; 113462306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci wdt2: wdt@0 { 113762306a36Sopenharmony_ci compatible = "ti,omap4-wdt", "ti,omap3-wdt"; 113862306a36Sopenharmony_ci reg = <0x0 0x80>; 113962306a36Sopenharmony_ci interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 114062306a36Sopenharmony_ci }; 114162306a36Sopenharmony_ci }; 114262306a36Sopenharmony_ci 114362306a36Sopenharmony_ci timer1_target: target-module@8000 { /* 0x4a318000, ap 9 1c.0 */ 114462306a36Sopenharmony_ci compatible = "ti,sysc-omap2-timer", "ti,sysc"; 114562306a36Sopenharmony_ci reg = <0x8000 0x4>, 114662306a36Sopenharmony_ci <0x8010 0x4>, 114762306a36Sopenharmony_ci <0x8014 0x4>; 114862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 114962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 115062306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 115162306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 115262306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 115362306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 115462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 115562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 115662306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 115762306a36Sopenharmony_ci ti,syss-mask = <1>; 115862306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 115962306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 0>; 116062306a36Sopenharmony_ci clock-names = "fck"; 116162306a36Sopenharmony_ci #address-cells = <1>; 116262306a36Sopenharmony_ci #size-cells = <1>; 116362306a36Sopenharmony_ci ranges = <0x0 0x8000 0x1000>; 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_ci timer1: timer@0 { 116662306a36Sopenharmony_ci compatible = "ti,omap3430-timer"; 116762306a36Sopenharmony_ci reg = <0x0 0x80>; 116862306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>, 116962306a36Sopenharmony_ci <&sys_clkin_ck>; 117062306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 117162306a36Sopenharmony_ci interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 117262306a36Sopenharmony_ci ti,timer-alwon; 117362306a36Sopenharmony_ci }; 117462306a36Sopenharmony_ci }; 117562306a36Sopenharmony_ci 117662306a36Sopenharmony_ci target-module@c000 { /* 0x4a31c000, ap 11 20.0 */ 117762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 117862306a36Sopenharmony_ci reg = <0xc000 0x4>, 117962306a36Sopenharmony_ci <0xc010 0x4>, 118062306a36Sopenharmony_ci <0xc014 0x4>; 118162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 118262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 118362306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 118462306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 118562306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 118662306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 118762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 118862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 118962306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 119062306a36Sopenharmony_ci ti,syss-mask = <1>; 119162306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 119262306a36Sopenharmony_ci clocks = <&l4_wkup_clkctrl OMAP4_KBD_CLKCTRL 0>; 119362306a36Sopenharmony_ci clock-names = "fck"; 119462306a36Sopenharmony_ci #address-cells = <1>; 119562306a36Sopenharmony_ci #size-cells = <1>; 119662306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ci keypad: keypad@0 { 119962306a36Sopenharmony_ci compatible = "ti,omap4-keypad"; 120062306a36Sopenharmony_ci reg = <0x0 0x80>; 120162306a36Sopenharmony_ci interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 120262306a36Sopenharmony_ci reg-names = "mpu"; 120362306a36Sopenharmony_ci }; 120462306a36Sopenharmony_ci }; 120562306a36Sopenharmony_ci 120662306a36Sopenharmony_ci target-module@e000 { /* 0x4a31e000, ap 21 30.0 */ 120762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 120862306a36Sopenharmony_ci reg = <0xe000 0x4>, 120962306a36Sopenharmony_ci <0xe010 0x4>; 121062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 121162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 121262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 121362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 121462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 121562306a36Sopenharmony_ci /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 121662306a36Sopenharmony_ci #address-cells = <1>; 121762306a36Sopenharmony_ci #size-cells = <1>; 121862306a36Sopenharmony_ci ranges = <0x0 0xe000 0x1000>; 121962306a36Sopenharmony_ci 122062306a36Sopenharmony_ci omap4_pmx_wkup: pinmux@40 { 122162306a36Sopenharmony_ci compatible = "ti,omap4-padconf", 122262306a36Sopenharmony_ci "pinctrl-single"; 122362306a36Sopenharmony_ci reg = <0x40 0x0038>; 122462306a36Sopenharmony_ci #address-cells = <1>; 122562306a36Sopenharmony_ci #size-cells = <0>; 122662306a36Sopenharmony_ci #pinctrl-cells = <1>; 122762306a36Sopenharmony_ci #interrupt-cells = <1>; 122862306a36Sopenharmony_ci interrupt-controller; 122962306a36Sopenharmony_ci pinctrl-single,register-width = <16>; 123062306a36Sopenharmony_ci pinctrl-single,function-mask = <0x7fff>; 123162306a36Sopenharmony_ci }; 123262306a36Sopenharmony_ci }; 123362306a36Sopenharmony_ci }; 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_ci segment@20000 { /* 0x4a320000 */ 123662306a36Sopenharmony_ci compatible = "simple-pm-bus"; 123762306a36Sopenharmony_ci #address-cells = <1>; 123862306a36Sopenharmony_ci #size-cells = <1>; 123962306a36Sopenharmony_ci ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ 124062306a36Sopenharmony_ci <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ 124162306a36Sopenharmony_ci <0x00000000 0x00020000 0x001000>, /* ap 23 */ 124262306a36Sopenharmony_ci <0x00001000 0x00021000 0x001000>, /* ap 24 */ 124362306a36Sopenharmony_ci <0x00002000 0x00022000 0x001000>, /* ap 25 */ 124462306a36Sopenharmony_ci <0x00003000 0x00023000 0x001000>, /* ap 26 */ 124562306a36Sopenharmony_ci <0x00004000 0x00024000 0x001000>, /* ap 27 */ 124662306a36Sopenharmony_ci <0x00005000 0x00025000 0x001000>, /* ap 28 */ 124762306a36Sopenharmony_ci <0x00007000 0x00027000 0x000400>, /* ap 29 */ 124862306a36Sopenharmony_ci <0x00008000 0x00028000 0x000800>, /* ap 30 */ 124962306a36Sopenharmony_ci <0x00009000 0x00029000 0x000400>; /* ap 31 */ 125062306a36Sopenharmony_ci 125162306a36Sopenharmony_ci target-module@0 { /* 0x4a320000, ap 23 04.0 */ 125262306a36Sopenharmony_ci compatible = "ti,sysc"; 125362306a36Sopenharmony_ci status = "disabled"; 125462306a36Sopenharmony_ci #address-cells = <1>; 125562306a36Sopenharmony_ci #size-cells = <1>; 125662306a36Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 125762306a36Sopenharmony_ci }; 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_ci target-module@2000 { /* 0x4a322000, ap 25 0c.0 */ 126062306a36Sopenharmony_ci compatible = "ti,sysc"; 126162306a36Sopenharmony_ci status = "disabled"; 126262306a36Sopenharmony_ci #address-cells = <1>; 126362306a36Sopenharmony_ci #size-cells = <1>; 126462306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 126562306a36Sopenharmony_ci }; 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_ci target-module@4000 { /* 0x4a324000, ap 27 10.0 */ 126862306a36Sopenharmony_ci compatible = "ti,sysc"; 126962306a36Sopenharmony_ci status = "disabled"; 127062306a36Sopenharmony_ci #address-cells = <1>; 127162306a36Sopenharmony_ci #size-cells = <1>; 127262306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 127362306a36Sopenharmony_ci }; 127462306a36Sopenharmony_ci 127562306a36Sopenharmony_ci target-module@6000 { /* 0x4a326000, ap 13 28.0 */ 127662306a36Sopenharmony_ci compatible = "ti,sysc"; 127762306a36Sopenharmony_ci status = "disabled"; 127862306a36Sopenharmony_ci #address-cells = <1>; 127962306a36Sopenharmony_ci #size-cells = <1>; 128062306a36Sopenharmony_ci ranges = <0x00000000 0x00006000 0x00001000>, 128162306a36Sopenharmony_ci <0x00001000 0x00007000 0x00000400>, 128262306a36Sopenharmony_ci <0x00002000 0x00008000 0x00000800>, 128362306a36Sopenharmony_ci <0x00003000 0x00009000 0x00000400>; 128462306a36Sopenharmony_ci }; 128562306a36Sopenharmony_ci }; 128662306a36Sopenharmony_ci}; 128762306a36Sopenharmony_ci 128862306a36Sopenharmony_ci&l4_per { /* 0x48000000 */ 128962306a36Sopenharmony_ci compatible = "ti,omap4-l4-per", "simple-pm-bus"; 129062306a36Sopenharmony_ci power-domains = <&prm_l4per>; 129162306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_L4_PER_CLKCTRL 0>; 129262306a36Sopenharmony_ci clock-names = "fck"; 129362306a36Sopenharmony_ci reg = <0x48000000 0x800>, 129462306a36Sopenharmony_ci <0x48000800 0x800>, 129562306a36Sopenharmony_ci <0x48001000 0x400>, 129662306a36Sopenharmony_ci <0x48001400 0x400>, 129762306a36Sopenharmony_ci <0x48001800 0x400>, 129862306a36Sopenharmony_ci <0x48001c00 0x400>; 129962306a36Sopenharmony_ci reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; 130062306a36Sopenharmony_ci #address-cells = <1>; 130162306a36Sopenharmony_ci #size-cells = <1>; 130262306a36Sopenharmony_ci ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ 130362306a36Sopenharmony_ci <0x00200000 0x48200000 0x200000>; /* segment 1 */ 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_ci segment@0 { /* 0x48000000 */ 130662306a36Sopenharmony_ci compatible = "simple-pm-bus"; 130762306a36Sopenharmony_ci #address-cells = <1>; 130862306a36Sopenharmony_ci #size-cells = <1>; 130962306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 131062306a36Sopenharmony_ci <0x00001000 0x00001000 0x000400>, /* ap 1 */ 131162306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 131262306a36Sopenharmony_ci <0x00020000 0x00020000 0x001000>, /* ap 3 */ 131362306a36Sopenharmony_ci <0x00021000 0x00021000 0x001000>, /* ap 4 */ 131462306a36Sopenharmony_ci <0x00032000 0x00032000 0x001000>, /* ap 5 */ 131562306a36Sopenharmony_ci <0x00033000 0x00033000 0x001000>, /* ap 6 */ 131662306a36Sopenharmony_ci <0x00034000 0x00034000 0x001000>, /* ap 7 */ 131762306a36Sopenharmony_ci <0x00035000 0x00035000 0x001000>, /* ap 8 */ 131862306a36Sopenharmony_ci <0x00036000 0x00036000 0x001000>, /* ap 9 */ 131962306a36Sopenharmony_ci <0x00037000 0x00037000 0x001000>, /* ap 10 */ 132062306a36Sopenharmony_ci <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ 132162306a36Sopenharmony_ci <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ 132262306a36Sopenharmony_ci <0x00040000 0x00040000 0x010000>, /* ap 13 */ 132362306a36Sopenharmony_ci <0x00050000 0x00050000 0x001000>, /* ap 14 */ 132462306a36Sopenharmony_ci <0x00055000 0x00055000 0x001000>, /* ap 15 */ 132562306a36Sopenharmony_ci <0x00056000 0x00056000 0x001000>, /* ap 16 */ 132662306a36Sopenharmony_ci <0x00057000 0x00057000 0x001000>, /* ap 17 */ 132762306a36Sopenharmony_ci <0x00058000 0x00058000 0x001000>, /* ap 18 */ 132862306a36Sopenharmony_ci <0x00059000 0x00059000 0x001000>, /* ap 19 */ 132962306a36Sopenharmony_ci <0x0005a000 0x0005a000 0x001000>, /* ap 20 */ 133062306a36Sopenharmony_ci <0x0005b000 0x0005b000 0x001000>, /* ap 21 */ 133162306a36Sopenharmony_ci <0x0005c000 0x0005c000 0x001000>, /* ap 22 */ 133262306a36Sopenharmony_ci <0x0005d000 0x0005d000 0x001000>, /* ap 23 */ 133362306a36Sopenharmony_ci <0x0005e000 0x0005e000 0x001000>, /* ap 24 */ 133462306a36Sopenharmony_ci <0x00060000 0x00060000 0x001000>, /* ap 25 */ 133562306a36Sopenharmony_ci <0x0006a000 0x0006a000 0x001000>, /* ap 26 */ 133662306a36Sopenharmony_ci <0x0006b000 0x0006b000 0x001000>, /* ap 27 */ 133762306a36Sopenharmony_ci <0x0006c000 0x0006c000 0x001000>, /* ap 28 */ 133862306a36Sopenharmony_ci <0x0006d000 0x0006d000 0x001000>, /* ap 29 */ 133962306a36Sopenharmony_ci <0x0006e000 0x0006e000 0x001000>, /* ap 30 */ 134062306a36Sopenharmony_ci <0x0006f000 0x0006f000 0x001000>, /* ap 31 */ 134162306a36Sopenharmony_ci <0x00070000 0x00070000 0x001000>, /* ap 32 */ 134262306a36Sopenharmony_ci <0x00071000 0x00071000 0x001000>, /* ap 33 */ 134362306a36Sopenharmony_ci <0x00072000 0x00072000 0x001000>, /* ap 34 */ 134462306a36Sopenharmony_ci <0x00073000 0x00073000 0x001000>, /* ap 35 */ 134562306a36Sopenharmony_ci <0x00061000 0x00061000 0x001000>, /* ap 36 */ 134662306a36Sopenharmony_ci <0x00096000 0x00096000 0x001000>, /* ap 37 */ 134762306a36Sopenharmony_ci <0x00097000 0x00097000 0x001000>, /* ap 38 */ 134862306a36Sopenharmony_ci <0x00076000 0x00076000 0x001000>, /* ap 39 */ 134962306a36Sopenharmony_ci <0x00077000 0x00077000 0x001000>, /* ap 40 */ 135062306a36Sopenharmony_ci <0x00078000 0x00078000 0x001000>, /* ap 41 */ 135162306a36Sopenharmony_ci <0x00079000 0x00079000 0x001000>, /* ap 42 */ 135262306a36Sopenharmony_ci <0x00086000 0x00086000 0x001000>, /* ap 43 */ 135362306a36Sopenharmony_ci <0x00087000 0x00087000 0x001000>, /* ap 44 */ 135462306a36Sopenharmony_ci <0x00088000 0x00088000 0x001000>, /* ap 45 */ 135562306a36Sopenharmony_ci <0x00089000 0x00089000 0x001000>, /* ap 46 */ 135662306a36Sopenharmony_ci <0x000b0000 0x000b0000 0x001000>, /* ap 47 */ 135762306a36Sopenharmony_ci <0x000b1000 0x000b1000 0x001000>, /* ap 48 */ 135862306a36Sopenharmony_ci <0x00098000 0x00098000 0x001000>, /* ap 49 */ 135962306a36Sopenharmony_ci <0x00099000 0x00099000 0x001000>, /* ap 50 */ 136062306a36Sopenharmony_ci <0x0009a000 0x0009a000 0x001000>, /* ap 51 */ 136162306a36Sopenharmony_ci <0x0009b000 0x0009b000 0x001000>, /* ap 52 */ 136262306a36Sopenharmony_ci <0x0009c000 0x0009c000 0x001000>, /* ap 53 */ 136362306a36Sopenharmony_ci <0x0009d000 0x0009d000 0x001000>, /* ap 54 */ 136462306a36Sopenharmony_ci <0x0009e000 0x0009e000 0x001000>, /* ap 55 */ 136562306a36Sopenharmony_ci <0x0009f000 0x0009f000 0x001000>, /* ap 56 */ 136662306a36Sopenharmony_ci <0x00090000 0x00090000 0x002000>, /* ap 57 */ 136762306a36Sopenharmony_ci <0x00092000 0x00092000 0x001000>, /* ap 58 */ 136862306a36Sopenharmony_ci <0x000a4000 0x000a4000 0x001000>, /* ap 59 */ 136962306a36Sopenharmony_ci <0x000a6000 0x000a6000 0x001000>, /* ap 60 */ 137062306a36Sopenharmony_ci <0x000a8000 0x000a8000 0x004000>, /* ap 61 */ 137162306a36Sopenharmony_ci <0x000ac000 0x000ac000 0x001000>, /* ap 62 */ 137262306a36Sopenharmony_ci <0x000ad000 0x000ad000 0x001000>, /* ap 63 */ 137362306a36Sopenharmony_ci <0x000ae000 0x000ae000 0x001000>, /* ap 64 */ 137462306a36Sopenharmony_ci <0x000b2000 0x000b2000 0x001000>, /* ap 65 */ 137562306a36Sopenharmony_ci <0x000b3000 0x000b3000 0x001000>, /* ap 66 */ 137662306a36Sopenharmony_ci <0x000b4000 0x000b4000 0x001000>, /* ap 67 */ 137762306a36Sopenharmony_ci <0x000b5000 0x000b5000 0x001000>, /* ap 68 */ 137862306a36Sopenharmony_ci <0x000b8000 0x000b8000 0x001000>, /* ap 69 */ 137962306a36Sopenharmony_ci <0x000b9000 0x000b9000 0x001000>, /* ap 70 */ 138062306a36Sopenharmony_ci <0x000ba000 0x000ba000 0x001000>, /* ap 71 */ 138162306a36Sopenharmony_ci <0x000bb000 0x000bb000 0x001000>, /* ap 72 */ 138262306a36Sopenharmony_ci <0x000d1000 0x000d1000 0x001000>, /* ap 73 */ 138362306a36Sopenharmony_ci <0x000d2000 0x000d2000 0x001000>, /* ap 74 */ 138462306a36Sopenharmony_ci <0x000d5000 0x000d5000 0x001000>, /* ap 75 */ 138562306a36Sopenharmony_ci <0x000d6000 0x000d6000 0x001000>, /* ap 76 */ 138662306a36Sopenharmony_ci <0x000a2000 0x000a2000 0x001000>, /* ap 79 */ 138762306a36Sopenharmony_ci <0x000a3000 0x000a3000 0x001000>, /* ap 80 */ 138862306a36Sopenharmony_ci <0x00001400 0x00001400 0x000400>, /* ap 81 */ 138962306a36Sopenharmony_ci <0x00001800 0x00001800 0x000400>, /* ap 82 */ 139062306a36Sopenharmony_ci <0x00001c00 0x00001c00 0x000400>, /* ap 83 */ 139162306a36Sopenharmony_ci <0x000a5000 0x000a5000 0x001000>; /* ap 84 */ 139262306a36Sopenharmony_ci 139362306a36Sopenharmony_ci target-module@20000 { /* 0x48020000, ap 3 06.0 */ 139462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 139562306a36Sopenharmony_ci reg = <0x20050 0x4>, 139662306a36Sopenharmony_ci <0x20054 0x4>, 139762306a36Sopenharmony_ci <0x20058 0x4>; 139862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 139962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 140062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 140162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 140262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 140362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 140462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 140562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 140662306a36Sopenharmony_ci ti,syss-mask = <1>; 140762306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 140862306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_UART3_CLKCTRL 0>; 140962306a36Sopenharmony_ci clock-names = "fck"; 141062306a36Sopenharmony_ci #address-cells = <1>; 141162306a36Sopenharmony_ci #size-cells = <1>; 141262306a36Sopenharmony_ci ranges = <0x0 0x20000 0x1000>; 141362306a36Sopenharmony_ci 141462306a36Sopenharmony_ci uart3: serial@0 { 141562306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 141662306a36Sopenharmony_ci reg = <0x0 0x100>; 141762306a36Sopenharmony_ci interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 141862306a36Sopenharmony_ci clock-frequency = <48000000>; 141962306a36Sopenharmony_ci }; 142062306a36Sopenharmony_ci }; 142162306a36Sopenharmony_ci 142262306a36Sopenharmony_ci target-module@32000 { /* 0x48032000, ap 5 02.0 */ 142362306a36Sopenharmony_ci compatible = "ti,sysc-omap2-timer", "ti,sysc"; 142462306a36Sopenharmony_ci reg = <0x32000 0x4>, 142562306a36Sopenharmony_ci <0x32010 0x4>, 142662306a36Sopenharmony_ci <0x32014 0x4>; 142762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 142862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 142962306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 143062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 143162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 143262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 143362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 143462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 143562306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 143662306a36Sopenharmony_ci ti,syss-mask = <1>; 143762306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 143862306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 0>; 143962306a36Sopenharmony_ci clock-names = "fck"; 144062306a36Sopenharmony_ci #address-cells = <1>; 144162306a36Sopenharmony_ci #size-cells = <1>; 144262306a36Sopenharmony_ci ranges = <0x0 0x32000 0x1000>; 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_ci timer2: timer@0 { 144562306a36Sopenharmony_ci compatible = "ti,omap3430-timer"; 144662306a36Sopenharmony_ci reg = <0x0 0x80>; 144762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 24>, 144862306a36Sopenharmony_ci <&sys_clkin_ck>; 144962306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 145062306a36Sopenharmony_ci interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 145162306a36Sopenharmony_ci }; 145262306a36Sopenharmony_ci }; 145362306a36Sopenharmony_ci 145462306a36Sopenharmony_ci target-module@34000 { /* 0x48034000, ap 7 04.0 */ 145562306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 145662306a36Sopenharmony_ci reg = <0x34000 0x4>, 145762306a36Sopenharmony_ci <0x34010 0x4>; 145862306a36Sopenharmony_ci reg-names = "rev", "sysc"; 145962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 146062306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 146162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 146262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 146362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 146462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 146562306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 146662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 0>; 146762306a36Sopenharmony_ci clock-names = "fck"; 146862306a36Sopenharmony_ci #address-cells = <1>; 146962306a36Sopenharmony_ci #size-cells = <1>; 147062306a36Sopenharmony_ci ranges = <0x0 0x34000 0x1000>; 147162306a36Sopenharmony_ci 147262306a36Sopenharmony_ci timer3: timer@0 { 147362306a36Sopenharmony_ci compatible = "ti,omap4430-timer"; 147462306a36Sopenharmony_ci reg = <0x0 0x80>; 147562306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 24>, 147662306a36Sopenharmony_ci <&sys_clkin_ck>; 147762306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 147862306a36Sopenharmony_ci interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 147962306a36Sopenharmony_ci }; 148062306a36Sopenharmony_ci }; 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_ci target-module@36000 { /* 0x48036000, ap 9 0e.0 */ 148362306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 148462306a36Sopenharmony_ci reg = <0x36000 0x4>, 148562306a36Sopenharmony_ci <0x36010 0x4>; 148662306a36Sopenharmony_ci reg-names = "rev", "sysc"; 148762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 148862306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 148962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 149062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 149162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 149262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 149362306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 149462306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 0>; 149562306a36Sopenharmony_ci clock-names = "fck"; 149662306a36Sopenharmony_ci #address-cells = <1>; 149762306a36Sopenharmony_ci #size-cells = <1>; 149862306a36Sopenharmony_ci ranges = <0x0 0x36000 0x1000>; 149962306a36Sopenharmony_ci 150062306a36Sopenharmony_ci timer4: timer@0 { 150162306a36Sopenharmony_ci compatible = "ti,omap4430-timer"; 150262306a36Sopenharmony_ci reg = <0x0 0x80>; 150362306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 24>, 150462306a36Sopenharmony_ci <&sys_clkin_ck>; 150562306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 150662306a36Sopenharmony_ci interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 150762306a36Sopenharmony_ci }; 150862306a36Sopenharmony_ci }; 150962306a36Sopenharmony_ci 151062306a36Sopenharmony_ci target-module@3e000 { /* 0x4803e000, ap 11 08.0 */ 151162306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 151262306a36Sopenharmony_ci reg = <0x3e000 0x4>, 151362306a36Sopenharmony_ci <0x3e010 0x4>; 151462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 151562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 151662306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 151762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 151862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 151962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 152062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 152162306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 152262306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 0>; 152362306a36Sopenharmony_ci clock-names = "fck"; 152462306a36Sopenharmony_ci #address-cells = <1>; 152562306a36Sopenharmony_ci #size-cells = <1>; 152662306a36Sopenharmony_ci ranges = <0x0 0x3e000 0x1000>; 152762306a36Sopenharmony_ci 152862306a36Sopenharmony_ci timer9: timer@0 { 152962306a36Sopenharmony_ci compatible = "ti,omap4430-timer"; 153062306a36Sopenharmony_ci reg = <0x0 0x80>; 153162306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 24>, 153262306a36Sopenharmony_ci <&sys_clkin_ck>; 153362306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 153462306a36Sopenharmony_ci interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 153562306a36Sopenharmony_ci ti,timer-pwm; 153662306a36Sopenharmony_ci }; 153762306a36Sopenharmony_ci }; 153862306a36Sopenharmony_ci 153962306a36Sopenharmony_ci /* Unused DSS L4 access, see L3 instead */ 154062306a36Sopenharmony_ci target-module@40000 { /* 0x48040000, ap 13 0a.0 */ 154162306a36Sopenharmony_ci compatible = "ti,sysc"; 154262306a36Sopenharmony_ci status = "disabled"; 154362306a36Sopenharmony_ci #address-cells = <1>; 154462306a36Sopenharmony_ci #size-cells = <1>; 154562306a36Sopenharmony_ci ranges = <0x0 0x40000 0x10000>; 154662306a36Sopenharmony_ci }; 154762306a36Sopenharmony_ci 154862306a36Sopenharmony_ci target-module@55000 { /* 0x48055000, ap 15 0c.0 */ 154962306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 155062306a36Sopenharmony_ci reg = <0x55000 0x4>, 155162306a36Sopenharmony_ci <0x55010 0x4>, 155262306a36Sopenharmony_ci <0x55114 0x4>; 155362306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 155462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 155562306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 155662306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 155762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 155862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 155962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 156062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 156162306a36Sopenharmony_ci ti,syss-mask = <1>; 156262306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 156362306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 0>, 156462306a36Sopenharmony_ci <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 8>; 156562306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 156662306a36Sopenharmony_ci #address-cells = <1>; 156762306a36Sopenharmony_ci #size-cells = <1>; 156862306a36Sopenharmony_ci ranges = <0x0 0x55000 0x1000>; 156962306a36Sopenharmony_ci 157062306a36Sopenharmony_ci gpio2: gpio@0 { 157162306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 157262306a36Sopenharmony_ci reg = <0x0 0x200>; 157362306a36Sopenharmony_ci interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 157462306a36Sopenharmony_ci gpio-controller; 157562306a36Sopenharmony_ci #gpio-cells = <2>; 157662306a36Sopenharmony_ci interrupt-controller; 157762306a36Sopenharmony_ci #interrupt-cells = <2>; 157862306a36Sopenharmony_ci }; 157962306a36Sopenharmony_ci }; 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ci target-module@57000 { /* 0x48057000, ap 17 16.0 */ 158262306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 158362306a36Sopenharmony_ci reg = <0x57000 0x4>, 158462306a36Sopenharmony_ci <0x57010 0x4>, 158562306a36Sopenharmony_ci <0x57114 0x4>; 158662306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 158762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 158862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 158962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 159062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 159162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 159262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 159362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 159462306a36Sopenharmony_ci ti,syss-mask = <1>; 159562306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 159662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 0>, 159762306a36Sopenharmony_ci <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 8>; 159862306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 159962306a36Sopenharmony_ci #address-cells = <1>; 160062306a36Sopenharmony_ci #size-cells = <1>; 160162306a36Sopenharmony_ci ranges = <0x0 0x57000 0x1000>; 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_ci gpio3: gpio@0 { 160462306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 160562306a36Sopenharmony_ci reg = <0x0 0x200>; 160662306a36Sopenharmony_ci interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 160762306a36Sopenharmony_ci gpio-controller; 160862306a36Sopenharmony_ci #gpio-cells = <2>; 160962306a36Sopenharmony_ci interrupt-controller; 161062306a36Sopenharmony_ci #interrupt-cells = <2>; 161162306a36Sopenharmony_ci }; 161262306a36Sopenharmony_ci }; 161362306a36Sopenharmony_ci 161462306a36Sopenharmony_ci target-module@59000 { /* 0x48059000, ap 19 10.0 */ 161562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 161662306a36Sopenharmony_ci reg = <0x59000 0x4>, 161762306a36Sopenharmony_ci <0x59010 0x4>, 161862306a36Sopenharmony_ci <0x59114 0x4>; 161962306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 162062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 162162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 162262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 162362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 162462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 162562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 162662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 162762306a36Sopenharmony_ci ti,syss-mask = <1>; 162862306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 162962306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 0>, 163062306a36Sopenharmony_ci <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 8>; 163162306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 163262306a36Sopenharmony_ci #address-cells = <1>; 163362306a36Sopenharmony_ci #size-cells = <1>; 163462306a36Sopenharmony_ci ranges = <0x0 0x59000 0x1000>; 163562306a36Sopenharmony_ci 163662306a36Sopenharmony_ci gpio4: gpio@0 { 163762306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 163862306a36Sopenharmony_ci reg = <0x0 0x200>; 163962306a36Sopenharmony_ci interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 164062306a36Sopenharmony_ci gpio-controller; 164162306a36Sopenharmony_ci #gpio-cells = <2>; 164262306a36Sopenharmony_ci interrupt-controller; 164362306a36Sopenharmony_ci #interrupt-cells = <2>; 164462306a36Sopenharmony_ci }; 164562306a36Sopenharmony_ci }; 164662306a36Sopenharmony_ci 164762306a36Sopenharmony_ci target-module@5b000 { /* 0x4805b000, ap 21 12.0 */ 164862306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 164962306a36Sopenharmony_ci reg = <0x5b000 0x4>, 165062306a36Sopenharmony_ci <0x5b010 0x4>, 165162306a36Sopenharmony_ci <0x5b114 0x4>; 165262306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 165362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 165462306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 165562306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 165662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 165762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 165862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 165962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 166062306a36Sopenharmony_ci ti,syss-mask = <1>; 166162306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 166262306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 0>, 166362306a36Sopenharmony_ci <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 8>; 166462306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 166562306a36Sopenharmony_ci #address-cells = <1>; 166662306a36Sopenharmony_ci #size-cells = <1>; 166762306a36Sopenharmony_ci ranges = <0x0 0x5b000 0x1000>; 166862306a36Sopenharmony_ci 166962306a36Sopenharmony_ci gpio5: gpio@0 { 167062306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 167162306a36Sopenharmony_ci reg = <0x0 0x200>; 167262306a36Sopenharmony_ci interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 167362306a36Sopenharmony_ci gpio-controller; 167462306a36Sopenharmony_ci #gpio-cells = <2>; 167562306a36Sopenharmony_ci interrupt-controller; 167662306a36Sopenharmony_ci #interrupt-cells = <2>; 167762306a36Sopenharmony_ci }; 167862306a36Sopenharmony_ci }; 167962306a36Sopenharmony_ci 168062306a36Sopenharmony_ci target-module@5d000 { /* 0x4805d000, ap 23 14.0 */ 168162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 168262306a36Sopenharmony_ci reg = <0x5d000 0x4>, 168362306a36Sopenharmony_ci <0x5d010 0x4>, 168462306a36Sopenharmony_ci <0x5d114 0x4>; 168562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 168662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 168762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 168862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 168962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 169062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 169162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 169262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 169362306a36Sopenharmony_ci ti,syss-mask = <1>; 169462306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 169562306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 0>, 169662306a36Sopenharmony_ci <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 8>; 169762306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 169862306a36Sopenharmony_ci #address-cells = <1>; 169962306a36Sopenharmony_ci #size-cells = <1>; 170062306a36Sopenharmony_ci ranges = <0x0 0x5d000 0x1000>; 170162306a36Sopenharmony_ci 170262306a36Sopenharmony_ci gpio6: gpio@0 { 170362306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 170462306a36Sopenharmony_ci reg = <0x0 0x200>; 170562306a36Sopenharmony_ci interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 170662306a36Sopenharmony_ci gpio-controller; 170762306a36Sopenharmony_ci #gpio-cells = <2>; 170862306a36Sopenharmony_ci interrupt-controller; 170962306a36Sopenharmony_ci #interrupt-cells = <2>; 171062306a36Sopenharmony_ci }; 171162306a36Sopenharmony_ci }; 171262306a36Sopenharmony_ci 171362306a36Sopenharmony_ci target-module@60000 { /* 0x48060000, ap 25 1e.0 */ 171462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 171562306a36Sopenharmony_ci reg = <0x60000 0x8>, 171662306a36Sopenharmony_ci <0x60010 0x8>, 171762306a36Sopenharmony_ci <0x60090 0x8>; 171862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 171962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 172062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 172162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 172262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 172362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 172462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 172562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 172662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 172762306a36Sopenharmony_ci ti,syss-mask = <1>; 172862306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 172962306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_I2C3_CLKCTRL 0>; 173062306a36Sopenharmony_ci clock-names = "fck"; 173162306a36Sopenharmony_ci #address-cells = <1>; 173262306a36Sopenharmony_ci #size-cells = <1>; 173362306a36Sopenharmony_ci ranges = <0x0 0x60000 0x1000>; 173462306a36Sopenharmony_ci 173562306a36Sopenharmony_ci i2c3: i2c@0 { 173662306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 173762306a36Sopenharmony_ci reg = <0x0 0x100>; 173862306a36Sopenharmony_ci interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 173962306a36Sopenharmony_ci #address-cells = <1>; 174062306a36Sopenharmony_ci #size-cells = <0>; 174162306a36Sopenharmony_ci }; 174262306a36Sopenharmony_ci }; 174362306a36Sopenharmony_ci 174462306a36Sopenharmony_ci target-module@6a000 { /* 0x4806a000, ap 26 18.0 */ 174562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 174662306a36Sopenharmony_ci reg = <0x6a050 0x4>, 174762306a36Sopenharmony_ci <0x6a054 0x4>, 174862306a36Sopenharmony_ci <0x6a058 0x4>; 174962306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 175062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 175162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 175262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 175362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 175462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 175562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 175662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 175762306a36Sopenharmony_ci ti,syss-mask = <1>; 175862306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 175962306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_UART1_CLKCTRL 0>; 176062306a36Sopenharmony_ci clock-names = "fck"; 176162306a36Sopenharmony_ci #address-cells = <1>; 176262306a36Sopenharmony_ci #size-cells = <1>; 176362306a36Sopenharmony_ci ranges = <0x0 0x6a000 0x1000>; 176462306a36Sopenharmony_ci 176562306a36Sopenharmony_ci uart1: serial@0 { 176662306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 176762306a36Sopenharmony_ci reg = <0x0 0x100>; 176862306a36Sopenharmony_ci interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 176962306a36Sopenharmony_ci clock-frequency = <48000000>; 177062306a36Sopenharmony_ci }; 177162306a36Sopenharmony_ci }; 177262306a36Sopenharmony_ci 177362306a36Sopenharmony_ci target-module@6c000 { /* 0x4806c000, ap 28 20.0 */ 177462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 177562306a36Sopenharmony_ci reg = <0x6c050 0x4>, 177662306a36Sopenharmony_ci <0x6c054 0x4>, 177762306a36Sopenharmony_ci <0x6c058 0x4>; 177862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 177962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 178062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 178162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 178262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 178362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 178462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 178562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 178662306a36Sopenharmony_ci ti,syss-mask = <1>; 178762306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 178862306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_UART2_CLKCTRL 0>; 178962306a36Sopenharmony_ci clock-names = "fck"; 179062306a36Sopenharmony_ci #address-cells = <1>; 179162306a36Sopenharmony_ci #size-cells = <1>; 179262306a36Sopenharmony_ci ranges = <0x0 0x6c000 0x1000>; 179362306a36Sopenharmony_ci 179462306a36Sopenharmony_ci uart2: serial@0 { 179562306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 179662306a36Sopenharmony_ci reg = <0x0 0x100>; 179762306a36Sopenharmony_ci interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 179862306a36Sopenharmony_ci clock-frequency = <48000000>; 179962306a36Sopenharmony_ci }; 180062306a36Sopenharmony_ci }; 180162306a36Sopenharmony_ci 180262306a36Sopenharmony_ci target-module@6e000 { /* 0x4806e000, ap 30 1c.1 */ 180362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 180462306a36Sopenharmony_ci reg = <0x6e050 0x4>, 180562306a36Sopenharmony_ci <0x6e054 0x4>, 180662306a36Sopenharmony_ci <0x6e058 0x4>; 180762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 180862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 180962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 181062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 181162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 181262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 181362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 181462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 181562306a36Sopenharmony_ci ti,syss-mask = <1>; 181662306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 181762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_UART4_CLKCTRL 0>; 181862306a36Sopenharmony_ci clock-names = "fck"; 181962306a36Sopenharmony_ci #address-cells = <1>; 182062306a36Sopenharmony_ci #size-cells = <1>; 182162306a36Sopenharmony_ci ranges = <0x0 0x6e000 0x1000>; 182262306a36Sopenharmony_ci 182362306a36Sopenharmony_ci uart4: serial@0 { 182462306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 182562306a36Sopenharmony_ci reg = <0x0 0x100>; 182662306a36Sopenharmony_ci interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 182762306a36Sopenharmony_ci clock-frequency = <48000000>; 182862306a36Sopenharmony_ci }; 182962306a36Sopenharmony_ci }; 183062306a36Sopenharmony_ci 183162306a36Sopenharmony_ci target-module@70000 { /* 0x48070000, ap 32 28.0 */ 183262306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 183362306a36Sopenharmony_ci reg = <0x70000 0x8>, 183462306a36Sopenharmony_ci <0x70010 0x8>, 183562306a36Sopenharmony_ci <0x70090 0x8>; 183662306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 183762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 183862306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 183962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 184062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 184162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 184262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 184362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 184462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 184562306a36Sopenharmony_ci ti,syss-mask = <1>; 184662306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 184762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_I2C1_CLKCTRL 0>; 184862306a36Sopenharmony_ci clock-names = "fck"; 184962306a36Sopenharmony_ci #address-cells = <1>; 185062306a36Sopenharmony_ci #size-cells = <1>; 185162306a36Sopenharmony_ci ranges = <0x0 0x70000 0x1000>; 185262306a36Sopenharmony_ci 185362306a36Sopenharmony_ci i2c1: i2c@0 { 185462306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 185562306a36Sopenharmony_ci reg = <0x0 0x100>; 185662306a36Sopenharmony_ci interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 185762306a36Sopenharmony_ci #address-cells = <1>; 185862306a36Sopenharmony_ci #size-cells = <0>; 185962306a36Sopenharmony_ci }; 186062306a36Sopenharmony_ci }; 186162306a36Sopenharmony_ci 186262306a36Sopenharmony_ci target-module@72000 { /* 0x48072000, ap 34 30.0 */ 186362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 186462306a36Sopenharmony_ci reg = <0x72000 0x8>, 186562306a36Sopenharmony_ci <0x72010 0x8>, 186662306a36Sopenharmony_ci <0x72090 0x8>; 186762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 186862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 186962306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 187062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 187162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 187262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 187362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 187462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 187562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 187662306a36Sopenharmony_ci ti,syss-mask = <1>; 187762306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 187862306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_I2C2_CLKCTRL 0>; 187962306a36Sopenharmony_ci clock-names = "fck"; 188062306a36Sopenharmony_ci #address-cells = <1>; 188162306a36Sopenharmony_ci #size-cells = <1>; 188262306a36Sopenharmony_ci ranges = <0x0 0x72000 0x1000>; 188362306a36Sopenharmony_ci 188462306a36Sopenharmony_ci i2c2: i2c@0 { 188562306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 188662306a36Sopenharmony_ci reg = <0x0 0x100>; 188762306a36Sopenharmony_ci interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 188862306a36Sopenharmony_ci #address-cells = <1>; 188962306a36Sopenharmony_ci #size-cells = <0>; 189062306a36Sopenharmony_ci }; 189162306a36Sopenharmony_ci }; 189262306a36Sopenharmony_ci 189362306a36Sopenharmony_ci target-module@76000 { /* 0x48076000, ap 39 38.0 */ 189462306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 189562306a36Sopenharmony_ci reg = <0x76000 0x4>, 189662306a36Sopenharmony_ci <0x76010 0x4>; 189762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 189862306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 189962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 190062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 190162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 190262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 190362306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 190462306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>; 190562306a36Sopenharmony_ci clock-names = "fck"; 190662306a36Sopenharmony_ci #address-cells = <1>; 190762306a36Sopenharmony_ci #size-cells = <1>; 190862306a36Sopenharmony_ci ranges = <0x0 0x76000 0x1000>; 190962306a36Sopenharmony_ci 191062306a36Sopenharmony_ci /* No child device binding or driver in mainline */ 191162306a36Sopenharmony_ci }; 191262306a36Sopenharmony_ci 191362306a36Sopenharmony_ci target-module@78000 { /* 0x48078000, ap 41 1a.0 */ 191462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 191562306a36Sopenharmony_ci reg = <0x78000 0x4>, 191662306a36Sopenharmony_ci <0x78010 0x4>, 191762306a36Sopenharmony_ci <0x78014 0x4>; 191862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 191962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 192062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 192162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 192262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 192362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 192462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 192562306a36Sopenharmony_ci ti,syss-mask = <1>; 192662306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 192762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_ELM_CLKCTRL 0>; 192862306a36Sopenharmony_ci clock-names = "fck"; 192962306a36Sopenharmony_ci #address-cells = <1>; 193062306a36Sopenharmony_ci #size-cells = <1>; 193162306a36Sopenharmony_ci ranges = <0x0 0x78000 0x1000>; 193262306a36Sopenharmony_ci 193362306a36Sopenharmony_ci elm: elm@0 { 193462306a36Sopenharmony_ci compatible = "ti,am3352-elm"; 193562306a36Sopenharmony_ci reg = <0x0 0x2000>; 193662306a36Sopenharmony_ci interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 193762306a36Sopenharmony_ci status = "disabled"; 193862306a36Sopenharmony_ci }; 193962306a36Sopenharmony_ci }; 194062306a36Sopenharmony_ci 194162306a36Sopenharmony_ci target-module@86000 { /* 0x48086000, ap 43 24.0 */ 194262306a36Sopenharmony_ci compatible = "ti,sysc-omap2-timer", "ti,sysc"; 194362306a36Sopenharmony_ci reg = <0x86000 0x4>, 194462306a36Sopenharmony_ci <0x86010 0x4>, 194562306a36Sopenharmony_ci <0x86014 0x4>; 194662306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 194762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 194862306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 194962306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 195062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 195162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 195262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 195362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 195462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 195562306a36Sopenharmony_ci ti,syss-mask = <1>; 195662306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 195762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 0>; 195862306a36Sopenharmony_ci clock-names = "fck"; 195962306a36Sopenharmony_ci #address-cells = <1>; 196062306a36Sopenharmony_ci #size-cells = <1>; 196162306a36Sopenharmony_ci ranges = <0x0 0x86000 0x1000>; 196262306a36Sopenharmony_ci 196362306a36Sopenharmony_ci timer10: timer@0 { 196462306a36Sopenharmony_ci compatible = "ti,omap3430-timer"; 196562306a36Sopenharmony_ci reg = <0x0 0x80>; 196662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 24>, 196762306a36Sopenharmony_ci <&sys_clkin_ck>; 196862306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 196962306a36Sopenharmony_ci interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 197062306a36Sopenharmony_ci ti,timer-pwm; 197162306a36Sopenharmony_ci }; 197262306a36Sopenharmony_ci }; 197362306a36Sopenharmony_ci 197462306a36Sopenharmony_ci target-module@88000 { /* 0x48088000, ap 45 2e.0 */ 197562306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 197662306a36Sopenharmony_ci reg = <0x88000 0x4>, 197762306a36Sopenharmony_ci <0x88010 0x4>; 197862306a36Sopenharmony_ci reg-names = "rev", "sysc"; 197962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 198062306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 198162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 198262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 198362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 198462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 198562306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 198662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 0>; 198762306a36Sopenharmony_ci clock-names = "fck"; 198862306a36Sopenharmony_ci #address-cells = <1>; 198962306a36Sopenharmony_ci #size-cells = <1>; 199062306a36Sopenharmony_ci ranges = <0x0 0x88000 0x1000>; 199162306a36Sopenharmony_ci 199262306a36Sopenharmony_ci timer11: timer@0 { 199362306a36Sopenharmony_ci compatible = "ti,omap4430-timer"; 199462306a36Sopenharmony_ci reg = <0x0 0x80>; 199562306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 24>, 199662306a36Sopenharmony_ci <&sys_clkin_ck>; 199762306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 199862306a36Sopenharmony_ci interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 199962306a36Sopenharmony_ci ti,timer-pwm; 200062306a36Sopenharmony_ci }; 200162306a36Sopenharmony_ci }; 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_ci rng_target: target-module@90000 { /* 0x48090000, ap 57 2a.0 */ 200462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 200562306a36Sopenharmony_ci reg = <0x91fe0 0x4>, 200662306a36Sopenharmony_ci <0x91fe4 0x4>; 200762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 200862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_AUTOIDLE)>; 200962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 201062306a36Sopenharmony_ci <SYSC_IDLE_NO>; 201162306a36Sopenharmony_ci /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */ 201262306a36Sopenharmony_ci clocks = <&l4_secure_clkctrl OMAP4_RNG_CLKCTRL 0>; 201362306a36Sopenharmony_ci clock-names = "fck"; 201462306a36Sopenharmony_ci #address-cells = <1>; 201562306a36Sopenharmony_ci #size-cells = <1>; 201662306a36Sopenharmony_ci ranges = <0x0 0x90000 0x2000>; 201762306a36Sopenharmony_ci 201862306a36Sopenharmony_ci rng: rng@0 { 201962306a36Sopenharmony_ci compatible = "ti,omap4-rng"; 202062306a36Sopenharmony_ci reg = <0x0 0x2000>; 202162306a36Sopenharmony_ci interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 202262306a36Sopenharmony_ci }; 202362306a36Sopenharmony_ci }; 202462306a36Sopenharmony_ci 202562306a36Sopenharmony_ci target-module@96000 { /* 0x48096000, ap 37 26.0 */ 202662306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 202762306a36Sopenharmony_ci reg = <0x9608c 0x4>; 202862306a36Sopenharmony_ci reg-names = "sysc"; 202962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 203062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 203162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 203262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 203362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 203462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 203562306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 203662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 0>; 203762306a36Sopenharmony_ci clock-names = "fck"; 203862306a36Sopenharmony_ci #address-cells = <1>; 203962306a36Sopenharmony_ci #size-cells = <1>; 204062306a36Sopenharmony_ci ranges = <0x0 0x96000 0x1000>; 204162306a36Sopenharmony_ci 204262306a36Sopenharmony_ci mcbsp4: mcbsp@0 { 204362306a36Sopenharmony_ci compatible = "ti,omap4-mcbsp"; 204462306a36Sopenharmony_ci reg = <0x0 0xff>; /* L4 Interconnect */ 204562306a36Sopenharmony_ci reg-names = "mpu"; 204662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 24>; 204762306a36Sopenharmony_ci clock-names = "fck"; 204862306a36Sopenharmony_ci interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 204962306a36Sopenharmony_ci interrupt-names = "common"; 205062306a36Sopenharmony_ci ti,buffer-size = <128>; 205162306a36Sopenharmony_ci dmas = <&sdma 31>, 205262306a36Sopenharmony_ci <&sdma 32>; 205362306a36Sopenharmony_ci dma-names = "tx", "rx"; 205462306a36Sopenharmony_ci status = "disabled"; 205562306a36Sopenharmony_ci }; 205662306a36Sopenharmony_ci }; 205762306a36Sopenharmony_ci 205862306a36Sopenharmony_ci target-module@98000 { /* 0x48098000, ap 49 22.0 */ 205962306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 206062306a36Sopenharmony_ci reg = <0x98000 0x4>, 206162306a36Sopenharmony_ci <0x98010 0x4>; 206262306a36Sopenharmony_ci reg-names = "rev", "sysc"; 206362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 206462306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 206562306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 206662306a36Sopenharmony_ci <SYSC_IDLE_NO>, 206762306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 206862306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 206962306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 207062306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCSPI1_CLKCTRL 0>; 207162306a36Sopenharmony_ci clock-names = "fck"; 207262306a36Sopenharmony_ci #address-cells = <1>; 207362306a36Sopenharmony_ci #size-cells = <1>; 207462306a36Sopenharmony_ci ranges = <0x0 0x98000 0x1000>; 207562306a36Sopenharmony_ci 207662306a36Sopenharmony_ci mcspi1: spi@0 { 207762306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 207862306a36Sopenharmony_ci reg = <0x0 0x200>; 207962306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 208062306a36Sopenharmony_ci #address-cells = <1>; 208162306a36Sopenharmony_ci #size-cells = <0>; 208262306a36Sopenharmony_ci ti,spi-num-cs = <4>; 208362306a36Sopenharmony_ci dmas = <&sdma 35>, 208462306a36Sopenharmony_ci <&sdma 36>, 208562306a36Sopenharmony_ci <&sdma 37>, 208662306a36Sopenharmony_ci <&sdma 38>, 208762306a36Sopenharmony_ci <&sdma 39>, 208862306a36Sopenharmony_ci <&sdma 40>, 208962306a36Sopenharmony_ci <&sdma 41>, 209062306a36Sopenharmony_ci <&sdma 42>; 209162306a36Sopenharmony_ci dma-names = "tx0", "rx0", "tx1", "rx1", 209262306a36Sopenharmony_ci "tx2", "rx2", "tx3", "rx3"; 209362306a36Sopenharmony_ci }; 209462306a36Sopenharmony_ci }; 209562306a36Sopenharmony_ci 209662306a36Sopenharmony_ci target-module@9a000 { /* 0x4809a000, ap 51 2c.0 */ 209762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 209862306a36Sopenharmony_ci reg = <0x9a000 0x4>, 209962306a36Sopenharmony_ci <0x9a010 0x4>; 210062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 210162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 210262306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 210362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 210462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 210562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 210662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 210762306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 210862306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCSPI2_CLKCTRL 0>; 210962306a36Sopenharmony_ci clock-names = "fck"; 211062306a36Sopenharmony_ci #address-cells = <1>; 211162306a36Sopenharmony_ci #size-cells = <1>; 211262306a36Sopenharmony_ci ranges = <0x0 0x9a000 0x1000>; 211362306a36Sopenharmony_ci 211462306a36Sopenharmony_ci mcspi2: spi@0 { 211562306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 211662306a36Sopenharmony_ci reg = <0x0 0x200>; 211762306a36Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 211862306a36Sopenharmony_ci #address-cells = <1>; 211962306a36Sopenharmony_ci #size-cells = <0>; 212062306a36Sopenharmony_ci ti,spi-num-cs = <2>; 212162306a36Sopenharmony_ci dmas = <&sdma 43>, 212262306a36Sopenharmony_ci <&sdma 44>, 212362306a36Sopenharmony_ci <&sdma 45>, 212462306a36Sopenharmony_ci <&sdma 46>; 212562306a36Sopenharmony_ci dma-names = "tx0", "rx0", "tx1", "rx1"; 212662306a36Sopenharmony_ci }; 212762306a36Sopenharmony_ci }; 212862306a36Sopenharmony_ci 212962306a36Sopenharmony_ci target-module@9c000 { /* 0x4809c000, ap 53 36.0 */ 213062306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 213162306a36Sopenharmony_ci reg = <0x9c000 0x4>, 213262306a36Sopenharmony_ci <0x9c010 0x4>; 213362306a36Sopenharmony_ci reg-names = "rev", "sysc"; 213462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 213562306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 213662306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 213762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 213862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 213962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 214062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 214162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 214262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 214362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 214462306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 214562306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_MMC1_CLKCTRL 0>; 214662306a36Sopenharmony_ci clock-names = "fck"; 214762306a36Sopenharmony_ci #address-cells = <1>; 214862306a36Sopenharmony_ci #size-cells = <1>; 214962306a36Sopenharmony_ci ranges = <0x0 0x9c000 0x1000>; 215062306a36Sopenharmony_ci 215162306a36Sopenharmony_ci mmc1: mmc@0 { 215262306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 215362306a36Sopenharmony_ci reg = <0x0 0x400>; 215462306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 215562306a36Sopenharmony_ci ti,dual-volt; 215662306a36Sopenharmony_ci ti,needs-special-reset; 215762306a36Sopenharmony_ci dmas = <&sdma 61>, <&sdma 62>; 215862306a36Sopenharmony_ci dma-names = "tx", "rx"; 215962306a36Sopenharmony_ci pbias-supply = <&pbias_mmc_reg>; 216062306a36Sopenharmony_ci }; 216162306a36Sopenharmony_ci }; 216262306a36Sopenharmony_ci 216362306a36Sopenharmony_ci target-module@9e000 { /* 0x4809e000, ap 55 48.0 */ 216462306a36Sopenharmony_ci compatible = "ti,sysc"; 216562306a36Sopenharmony_ci status = "disabled"; 216662306a36Sopenharmony_ci #address-cells = <1>; 216762306a36Sopenharmony_ci #size-cells = <1>; 216862306a36Sopenharmony_ci ranges = <0x0 0x9e000 0x1000>; 216962306a36Sopenharmony_ci }; 217062306a36Sopenharmony_ci 217162306a36Sopenharmony_ci target-module@a2000 { /* 0x480a2000, ap 79 3a.0 */ 217262306a36Sopenharmony_ci compatible = "ti,sysc"; 217362306a36Sopenharmony_ci status = "disabled"; 217462306a36Sopenharmony_ci #address-cells = <1>; 217562306a36Sopenharmony_ci #size-cells = <1>; 217662306a36Sopenharmony_ci ranges = <0x0 0xa2000 0x1000>; 217762306a36Sopenharmony_ci }; 217862306a36Sopenharmony_ci 217962306a36Sopenharmony_ci target-module@a4000 { /* 0x480a4000, ap 59 34.0 */ 218062306a36Sopenharmony_ci compatible = "ti,sysc"; 218162306a36Sopenharmony_ci status = "disabled"; 218262306a36Sopenharmony_ci #address-cells = <1>; 218362306a36Sopenharmony_ci #size-cells = <1>; 218462306a36Sopenharmony_ci ranges = <0x00000000 0x000a4000 0x00001000>, 218562306a36Sopenharmony_ci <0x00001000 0x000a5000 0x00001000>; 218662306a36Sopenharmony_ci }; 218762306a36Sopenharmony_ci 218862306a36Sopenharmony_ci des_target: target-module@a5000 { /* 0x480a5000 */ 218962306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 219062306a36Sopenharmony_ci reg = <0xa5030 0x4>, 219162306a36Sopenharmony_ci <0xa5034 0x4>, 219262306a36Sopenharmony_ci <0xa5038 0x4>; 219362306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 219462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 219562306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 219662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 219762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 219862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 219962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 220062306a36Sopenharmony_ci ti,syss-mask = <1>; 220162306a36Sopenharmony_ci /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */ 220262306a36Sopenharmony_ci clocks = <&l4_secure_clkctrl OMAP4_DES3DES_CLKCTRL 0>; 220362306a36Sopenharmony_ci clock-names = "fck"; 220462306a36Sopenharmony_ci #address-cells = <1>; 220562306a36Sopenharmony_ci #size-cells = <1>; 220662306a36Sopenharmony_ci ranges = <0 0xa5000 0x00001000>; 220762306a36Sopenharmony_ci 220862306a36Sopenharmony_ci des: des@0 { 220962306a36Sopenharmony_ci compatible = "ti,omap4-des"; 221062306a36Sopenharmony_ci reg = <0 0xa0>; 221162306a36Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 221262306a36Sopenharmony_ci dmas = <&sdma 117>, <&sdma 116>; 221362306a36Sopenharmony_ci dma-names = "tx", "rx"; 221462306a36Sopenharmony_ci }; 221562306a36Sopenharmony_ci }; 221662306a36Sopenharmony_ci 221762306a36Sopenharmony_ci target-module@a8000 { /* 0x480a8000, ap 61 3e.0 */ 221862306a36Sopenharmony_ci compatible = "ti,sysc"; 221962306a36Sopenharmony_ci status = "disabled"; 222062306a36Sopenharmony_ci #address-cells = <1>; 222162306a36Sopenharmony_ci #size-cells = <1>; 222262306a36Sopenharmony_ci ranges = <0x0 0xa8000 0x4000>; 222362306a36Sopenharmony_ci }; 222462306a36Sopenharmony_ci 222562306a36Sopenharmony_ci target-module@ad000 { /* 0x480ad000, ap 63 50.0 */ 222662306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 222762306a36Sopenharmony_ci reg = <0xad000 0x4>, 222862306a36Sopenharmony_ci <0xad010 0x4>; 222962306a36Sopenharmony_ci reg-names = "rev", "sysc"; 223062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 223162306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 223262306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 223362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 223462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 223562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 223662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 223762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 223862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 223962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 224062306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 224162306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MMC3_CLKCTRL 0>; 224262306a36Sopenharmony_ci clock-names = "fck"; 224362306a36Sopenharmony_ci #address-cells = <1>; 224462306a36Sopenharmony_ci #size-cells = <1>; 224562306a36Sopenharmony_ci ranges = <0x0 0xad000 0x1000>; 224662306a36Sopenharmony_ci 224762306a36Sopenharmony_ci mmc3: mmc@0 { 224862306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 224962306a36Sopenharmony_ci reg = <0x0 0x400>; 225062306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 225162306a36Sopenharmony_ci ti,needs-special-reset; 225262306a36Sopenharmony_ci dmas = <&sdma 77>, <&sdma 78>; 225362306a36Sopenharmony_ci dma-names = "tx", "rx"; 225462306a36Sopenharmony_ci }; 225562306a36Sopenharmony_ci }; 225662306a36Sopenharmony_ci 225762306a36Sopenharmony_ci target-module@b0000 { /* 0x480b0000, ap 47 40.0 */ 225862306a36Sopenharmony_ci compatible = "ti,sysc"; 225962306a36Sopenharmony_ci status = "disabled"; 226062306a36Sopenharmony_ci #address-cells = <1>; 226162306a36Sopenharmony_ci #size-cells = <1>; 226262306a36Sopenharmony_ci ranges = <0x0 0xb0000 0x1000>; 226362306a36Sopenharmony_ci }; 226462306a36Sopenharmony_ci 226562306a36Sopenharmony_ci target-module@b2000 { /* 0x480b2000, ap 65 3c.0 */ 226662306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 226762306a36Sopenharmony_ci reg = <0xb2000 0x4>, 226862306a36Sopenharmony_ci <0xb2014 0x4>, 226962306a36Sopenharmony_ci <0xb2018 0x4>; 227062306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 227162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 227262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 227362306a36Sopenharmony_ci ti,syss-mask = <1>; 227462306a36Sopenharmony_ci ti,no-reset-on-init; 227562306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 227662306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_HDQ1W_CLKCTRL 0>; 227762306a36Sopenharmony_ci clock-names = "fck"; 227862306a36Sopenharmony_ci #address-cells = <1>; 227962306a36Sopenharmony_ci #size-cells = <1>; 228062306a36Sopenharmony_ci ranges = <0x0 0xb2000 0x1000>; 228162306a36Sopenharmony_ci 228262306a36Sopenharmony_ci hdqw1w: 1w@0 { 228362306a36Sopenharmony_ci compatible = "ti,omap3-1w"; 228462306a36Sopenharmony_ci reg = <0x0 0x1000>; 228562306a36Sopenharmony_ci interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 228662306a36Sopenharmony_ci }; 228762306a36Sopenharmony_ci }; 228862306a36Sopenharmony_ci 228962306a36Sopenharmony_ci target-module@b4000 { /* 0x480b4000, ap 67 46.0 */ 229062306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 229162306a36Sopenharmony_ci reg = <0xb4000 0x4>, 229262306a36Sopenharmony_ci <0xb4010 0x4>; 229362306a36Sopenharmony_ci reg-names = "rev", "sysc"; 229462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 229562306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 229662306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 229762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 229862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 229962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 230062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 230162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 230262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 230362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 230462306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 230562306a36Sopenharmony_ci clocks = <&l3_init_clkctrl OMAP4_MMC2_CLKCTRL 0>; 230662306a36Sopenharmony_ci clock-names = "fck"; 230762306a36Sopenharmony_ci #address-cells = <1>; 230862306a36Sopenharmony_ci #size-cells = <1>; 230962306a36Sopenharmony_ci ranges = <0x0 0xb4000 0x1000>; 231062306a36Sopenharmony_ci 231162306a36Sopenharmony_ci mmc2: mmc@0 { 231262306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 231362306a36Sopenharmony_ci reg = <0x0 0x400>; 231462306a36Sopenharmony_ci interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 231562306a36Sopenharmony_ci ti,needs-special-reset; 231662306a36Sopenharmony_ci dmas = <&sdma 47>, <&sdma 48>; 231762306a36Sopenharmony_ci dma-names = "tx", "rx"; 231862306a36Sopenharmony_ci }; 231962306a36Sopenharmony_ci }; 232062306a36Sopenharmony_ci 232162306a36Sopenharmony_ci target-module@b8000 { /* 0x480b8000, ap 69 58.0 */ 232262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 232362306a36Sopenharmony_ci reg = <0xb8000 0x4>, 232462306a36Sopenharmony_ci <0xb8010 0x4>; 232562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 232662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 232762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 232862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 232962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 233062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 233162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 233262306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 233362306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCSPI3_CLKCTRL 0>; 233462306a36Sopenharmony_ci clock-names = "fck"; 233562306a36Sopenharmony_ci #address-cells = <1>; 233662306a36Sopenharmony_ci #size-cells = <1>; 233762306a36Sopenharmony_ci ranges = <0x0 0xb8000 0x1000>; 233862306a36Sopenharmony_ci 233962306a36Sopenharmony_ci mcspi3: spi@0 { 234062306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 234162306a36Sopenharmony_ci reg = <0x0 0x200>; 234262306a36Sopenharmony_ci interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 234362306a36Sopenharmony_ci #address-cells = <1>; 234462306a36Sopenharmony_ci #size-cells = <0>; 234562306a36Sopenharmony_ci ti,spi-num-cs = <2>; 234662306a36Sopenharmony_ci dmas = <&sdma 15>, <&sdma 16>; 234762306a36Sopenharmony_ci dma-names = "tx0", "rx0"; 234862306a36Sopenharmony_ci }; 234962306a36Sopenharmony_ci }; 235062306a36Sopenharmony_ci 235162306a36Sopenharmony_ci target-module@ba000 { /* 0x480ba000, ap 71 32.0 */ 235262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 235362306a36Sopenharmony_ci reg = <0xba000 0x4>, 235462306a36Sopenharmony_ci <0xba010 0x4>; 235562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 235662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 235762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 235862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 235962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 236062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 236162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 236262306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 236362306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MCSPI4_CLKCTRL 0>; 236462306a36Sopenharmony_ci clock-names = "fck"; 236562306a36Sopenharmony_ci #address-cells = <1>; 236662306a36Sopenharmony_ci #size-cells = <1>; 236762306a36Sopenharmony_ci ranges = <0x0 0xba000 0x1000>; 236862306a36Sopenharmony_ci 236962306a36Sopenharmony_ci mcspi4: spi@0 { 237062306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 237162306a36Sopenharmony_ci reg = <0x0 0x200>; 237262306a36Sopenharmony_ci interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 237362306a36Sopenharmony_ci #address-cells = <1>; 237462306a36Sopenharmony_ci #size-cells = <0>; 237562306a36Sopenharmony_ci ti,spi-num-cs = <1>; 237662306a36Sopenharmony_ci dmas = <&sdma 70>, <&sdma 71>; 237762306a36Sopenharmony_ci dma-names = "tx0", "rx0"; 237862306a36Sopenharmony_ci }; 237962306a36Sopenharmony_ci }; 238062306a36Sopenharmony_ci 238162306a36Sopenharmony_ci target-module@d1000 { /* 0x480d1000, ap 73 44.0 */ 238262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 238362306a36Sopenharmony_ci reg = <0xd1000 0x4>, 238462306a36Sopenharmony_ci <0xd1010 0x4>; 238562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 238662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 238762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 238862306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 238962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 239062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 239162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 239262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 239362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 239462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 239562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 239662306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 239762306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MMC4_CLKCTRL 0>; 239862306a36Sopenharmony_ci clock-names = "fck"; 239962306a36Sopenharmony_ci #address-cells = <1>; 240062306a36Sopenharmony_ci #size-cells = <1>; 240162306a36Sopenharmony_ci ranges = <0x0 0xd1000 0x1000>; 240262306a36Sopenharmony_ci 240362306a36Sopenharmony_ci mmc4: mmc@0 { 240462306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 240562306a36Sopenharmony_ci reg = <0x0 0x400>; 240662306a36Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 240762306a36Sopenharmony_ci ti,needs-special-reset; 240862306a36Sopenharmony_ci dmas = <&sdma 57>, <&sdma 58>; 240962306a36Sopenharmony_ci dma-names = "tx", "rx"; 241062306a36Sopenharmony_ci }; 241162306a36Sopenharmony_ci }; 241262306a36Sopenharmony_ci 241362306a36Sopenharmony_ci target-module@d5000 { /* 0x480d5000, ap 75 4e.0 */ 241462306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 241562306a36Sopenharmony_ci reg = <0xd5000 0x4>, 241662306a36Sopenharmony_ci <0xd5010 0x4>; 241762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 241862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 241962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 242062306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 242162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 242262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 242362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 242462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 242562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 242662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 242762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 242862306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 242962306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_MMC5_CLKCTRL 0>; 243062306a36Sopenharmony_ci clock-names = "fck"; 243162306a36Sopenharmony_ci #address-cells = <1>; 243262306a36Sopenharmony_ci #size-cells = <1>; 243362306a36Sopenharmony_ci ranges = <0x0 0xd5000 0x1000>; 243462306a36Sopenharmony_ci 243562306a36Sopenharmony_ci mmc5: mmc@0 { 243662306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 243762306a36Sopenharmony_ci reg = <0x0 0x400>; 243862306a36Sopenharmony_ci interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 243962306a36Sopenharmony_ci ti,needs-special-reset; 244062306a36Sopenharmony_ci dmas = <&sdma 59>, <&sdma 60>; 244162306a36Sopenharmony_ci dma-names = "tx", "rx"; 244262306a36Sopenharmony_ci }; 244362306a36Sopenharmony_ci }; 244462306a36Sopenharmony_ci }; 244562306a36Sopenharmony_ci 244662306a36Sopenharmony_ci segment@200000 { /* 0x48200000 */ 244762306a36Sopenharmony_ci compatible = "simple-pm-bus"; 244862306a36Sopenharmony_ci #address-cells = <1>; 244962306a36Sopenharmony_ci #size-cells = <1>; 245062306a36Sopenharmony_ci ranges = <0x00150000 0x00350000 0x001000>, /* ap 77 */ 245162306a36Sopenharmony_ci <0x00151000 0x00351000 0x001000>; /* ap 78 */ 245262306a36Sopenharmony_ci 245362306a36Sopenharmony_ci target-module@150000 { /* 0x48350000, ap 77 4c.0 */ 245462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 245562306a36Sopenharmony_ci reg = <0x150000 0x8>, 245662306a36Sopenharmony_ci <0x150010 0x8>, 245762306a36Sopenharmony_ci <0x150090 0x8>; 245862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 245962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 246062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 246162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 246262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 246362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 246462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 246562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 246662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 246762306a36Sopenharmony_ci ti,syss-mask = <1>; 246862306a36Sopenharmony_ci /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 246962306a36Sopenharmony_ci clocks = <&l4_per_clkctrl OMAP4_I2C4_CLKCTRL 0>; 247062306a36Sopenharmony_ci clock-names = "fck"; 247162306a36Sopenharmony_ci #address-cells = <1>; 247262306a36Sopenharmony_ci #size-cells = <1>; 247362306a36Sopenharmony_ci ranges = <0x0 0x150000 0x1000>; 247462306a36Sopenharmony_ci 247562306a36Sopenharmony_ci i2c4: i2c@0 { 247662306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 247762306a36Sopenharmony_ci reg = <0x0 0x100>; 247862306a36Sopenharmony_ci interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 247962306a36Sopenharmony_ci #address-cells = <1>; 248062306a36Sopenharmony_ci #size-cells = <0>; 248162306a36Sopenharmony_ci }; 248262306a36Sopenharmony_ci }; 248362306a36Sopenharmony_ci }; 248462306a36Sopenharmony_ci}; 248562306a36Sopenharmony_ci 2486