162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2016 BayLibre, Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci/dts-v1/;
662306a36Sopenharmony_ci#include "da850.dtsi"
762306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
862306a36Sopenharmony_ci#include <dt-bindings/input/input.h>
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/ {
1162306a36Sopenharmony_ci	model = "DA850/AM1808/OMAP-L138 LCDK";
1262306a36Sopenharmony_ci	compatible = "ti,da850-lcdk", "ti,da850";
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci	aliases {
1562306a36Sopenharmony_ci		serial2 = &serial2;
1662306a36Sopenharmony_ci		ethernet0 = &eth0;
1762306a36Sopenharmony_ci	};
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci	chosen {
2062306a36Sopenharmony_ci		stdout-path = "serial2:115200n8";
2162306a36Sopenharmony_ci	};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	memory@c0000000 {
2462306a36Sopenharmony_ci		/* 128 MB DDR2 SDRAM @ 0xc0000000 */
2562306a36Sopenharmony_ci		reg = <0xc0000000 0x08000000>;
2662306a36Sopenharmony_ci	};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci	reserved-memory {
2962306a36Sopenharmony_ci		#address-cells = <1>;
3062306a36Sopenharmony_ci		#size-cells = <1>;
3162306a36Sopenharmony_ci		ranges;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci		dsp_memory_region: dsp-memory@c3000000 {
3462306a36Sopenharmony_ci			compatible = "shared-dma-pool";
3562306a36Sopenharmony_ci			reg = <0xc3000000 0x1000000>;
3662306a36Sopenharmony_ci			reusable;
3762306a36Sopenharmony_ci			status = "okay";
3862306a36Sopenharmony_ci		};
3962306a36Sopenharmony_ci	};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci	vcc_5vd: fixedregulator-vcc_5vd {
4262306a36Sopenharmony_ci		compatible = "regulator-fixed";
4362306a36Sopenharmony_ci		regulator-name = "vcc_5vd";
4462306a36Sopenharmony_ci		regulator-min-microvolt = <5000000>;
4562306a36Sopenharmony_ci		regulator-max-microvolt = <5000000>;
4662306a36Sopenharmony_ci		regulator-boot-on;
4762306a36Sopenharmony_ci	};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	vcc_3v3d: fixedregulator-vcc_3v3d {
5062306a36Sopenharmony_ci		/* TPS650250 - VDCDC1 */
5162306a36Sopenharmony_ci		compatible = "regulator-fixed";
5262306a36Sopenharmony_ci		regulator-name = "vcc_3v3d";
5362306a36Sopenharmony_ci		regulator-min-microvolt = <3300000>;
5462306a36Sopenharmony_ci		regulator-max-microvolt = <3300000>;
5562306a36Sopenharmony_ci		vin-supply = <&vcc_5vd>;
5662306a36Sopenharmony_ci		regulator-always-on;
5762306a36Sopenharmony_ci		regulator-boot-on;
5862306a36Sopenharmony_ci	};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	vcc_1v8d: fixedregulator-vcc_1v8d {
6162306a36Sopenharmony_ci		/* TPS650250 - VDCDC2 */
6262306a36Sopenharmony_ci		compatible = "regulator-fixed";
6362306a36Sopenharmony_ci		regulator-name = "vcc_1v8d";
6462306a36Sopenharmony_ci		regulator-min-microvolt = <1800000>;
6562306a36Sopenharmony_ci		regulator-max-microvolt = <1800000>;
6662306a36Sopenharmony_ci		vin-supply = <&vcc_5vd>;
6762306a36Sopenharmony_ci		regulator-always-on;
6862306a36Sopenharmony_ci		regulator-boot-on;
6962306a36Sopenharmony_ci	};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	sound {
7262306a36Sopenharmony_ci		compatible = "simple-audio-card";
7362306a36Sopenharmony_ci		simple-audio-card,name = "DA850-OMAPL138 LCDK";
7462306a36Sopenharmony_ci		simple-audio-card,widgets =
7562306a36Sopenharmony_ci			"Line", "Line In",
7662306a36Sopenharmony_ci			"Line", "Line Out",
7762306a36Sopenharmony_ci			"Microphone", "Mic Jack";
7862306a36Sopenharmony_ci		simple-audio-card,routing =
7962306a36Sopenharmony_ci			"LINE1L", "Line In",
8062306a36Sopenharmony_ci			"LINE1R", "Line In",
8162306a36Sopenharmony_ci			"Line Out", "LLOUT",
8262306a36Sopenharmony_ci			"Line Out", "RLOUT",
8362306a36Sopenharmony_ci			"MIC3L", "Mic Jack",
8462306a36Sopenharmony_ci			"MIC3R", "Mic Jack",
8562306a36Sopenharmony_ci			"Mic Jack", "Mic Bias";
8662306a36Sopenharmony_ci		simple-audio-card,format = "dsp_b";
8762306a36Sopenharmony_ci		simple-audio-card,bitclock-master = <&link0_codec>;
8862306a36Sopenharmony_ci		simple-audio-card,frame-master = <&link0_codec>;
8962306a36Sopenharmony_ci		simple-audio-card,bitclock-inversion;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci		simple-audio-card,cpu {
9262306a36Sopenharmony_ci			sound-dai = <&mcasp0>;
9362306a36Sopenharmony_ci			system-clock-frequency = <24576000>;
9462306a36Sopenharmony_ci		};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci		link0_codec: simple-audio-card,codec {
9762306a36Sopenharmony_ci			sound-dai = <&tlv320aic3106>;
9862306a36Sopenharmony_ci			system-clock-frequency = <24576000>;
9962306a36Sopenharmony_ci		};
10062306a36Sopenharmony_ci	};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	gpio-keys {
10362306a36Sopenharmony_ci		compatible = "gpio-keys";
10462306a36Sopenharmony_ci		autorepeat;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		user1 {
10762306a36Sopenharmony_ci			label = "GPIO Key USER1";
10862306a36Sopenharmony_ci			linux,code = <BTN_0>;
10962306a36Sopenharmony_ci			gpios = <&gpio 36 GPIO_ACTIVE_LOW>;
11062306a36Sopenharmony_ci		};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci		user2 {
11362306a36Sopenharmony_ci			label = "GPIO Key USER2";
11462306a36Sopenharmony_ci			linux,code = <BTN_1>;
11562306a36Sopenharmony_ci			gpios = <&gpio 37 GPIO_ACTIVE_LOW>;
11662306a36Sopenharmony_ci		};
11762306a36Sopenharmony_ci	};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	vga-bridge {
12062306a36Sopenharmony_ci		compatible = "ti,ths8135";
12162306a36Sopenharmony_ci		#address-cells = <1>;
12262306a36Sopenharmony_ci		#size-cells = <0>;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci		ports {
12562306a36Sopenharmony_ci			#address-cells = <1>;
12662306a36Sopenharmony_ci			#size-cells = <0>;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci			port@0 {
12962306a36Sopenharmony_ci				reg = <0>;
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci				vga_bridge_in: endpoint {
13262306a36Sopenharmony_ci					remote-endpoint = <&lcdc_out_vga>;
13362306a36Sopenharmony_ci				};
13462306a36Sopenharmony_ci			};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci			port@1 {
13762306a36Sopenharmony_ci				reg = <1>;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci				vga_bridge_out: endpoint {
14062306a36Sopenharmony_ci					remote-endpoint = <&vga_con_in>;
14162306a36Sopenharmony_ci				};
14262306a36Sopenharmony_ci			};
14362306a36Sopenharmony_ci		};
14462306a36Sopenharmony_ci	};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	vga {
14762306a36Sopenharmony_ci		compatible = "vga-connector";
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci		ddc-i2c-bus = <&i2c0>;
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci		port {
15262306a36Sopenharmony_ci			vga_con_in: endpoint {
15362306a36Sopenharmony_ci				remote-endpoint = <&vga_bridge_out>;
15462306a36Sopenharmony_ci			};
15562306a36Sopenharmony_ci		};
15662306a36Sopenharmony_ci	};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	cvdd: regulator0 {
15962306a36Sopenharmony_ci		compatible = "regulator-fixed";
16062306a36Sopenharmony_ci		regulator-name = "cvdd";
16162306a36Sopenharmony_ci		regulator-min-microvolt = <1300000>;
16262306a36Sopenharmony_ci		regulator-max-microvolt = <1300000>;
16362306a36Sopenharmony_ci		regulator-always-on;
16462306a36Sopenharmony_ci		regulator-boot-on;
16562306a36Sopenharmony_ci	};
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci&ref_clk {
16962306a36Sopenharmony_ci	clock-frequency = <24000000>;
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci&cpu {
17362306a36Sopenharmony_ci	cpu-supply = <&cvdd>;
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci/*
17762306a36Sopenharmony_ci * LCDK has a fixed CVDD of 1.3V, so only operating points >= 300MHz are
17862306a36Sopenharmony_ci * valid. Unfortunately due to a problem with the DA8XX OHCI controller, we
17962306a36Sopenharmony_ci * can't enable more than one OPP by default, since the controller sometimes
18062306a36Sopenharmony_ci * becomes unresponsive after a transition. Fix the frequency at 456 MHz.
18162306a36Sopenharmony_ci */
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci&opp_100 {
18462306a36Sopenharmony_ci	status = "disabled";
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci&opp_200 {
18862306a36Sopenharmony_ci	status = "disabled";
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci&opp_300 {
19262306a36Sopenharmony_ci	status = "disabled";
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci&opp_456 {
19662306a36Sopenharmony_ci	status = "okay";
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci&pmx_core {
20062306a36Sopenharmony_ci	status = "okay";
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	mcasp0_pins: mcasp0-pins {
20362306a36Sopenharmony_ci		pinctrl-single,bits = <
20462306a36Sopenharmony_ci			/* AHCLKX AFSX ACLKX */
20562306a36Sopenharmony_ci			0x00 0x00101010 0x00f0f0f0
20662306a36Sopenharmony_ci			/* ARX13 ARX14 */
20762306a36Sopenharmony_ci			0x04 0x00000110 0x00000ff0
20862306a36Sopenharmony_ci		>;
20962306a36Sopenharmony_ci	};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	nand_pins: nand-pins {
21262306a36Sopenharmony_ci		pinctrl-single,bits = <
21362306a36Sopenharmony_ci			/* EMA_WAIT[0], EMA_OE, EMA_WE, EMA_CS[3] */
21462306a36Sopenharmony_ci			0x1c 0x10110010  0xf0ff00f0
21562306a36Sopenharmony_ci			/*
21662306a36Sopenharmony_ci			 * EMA_D[0], EMA_D[1], EMA_D[2],
21762306a36Sopenharmony_ci			 * EMA_D[3], EMA_D[4], EMA_D[5],
21862306a36Sopenharmony_ci			 * EMA_D[6], EMA_D[7]
21962306a36Sopenharmony_ci			 */
22062306a36Sopenharmony_ci			0x24 0x11111111  0xffffffff
22162306a36Sopenharmony_ci			/*
22262306a36Sopenharmony_ci			 * EMA_D[8],  EMA_D[9],  EMA_D[10],
22362306a36Sopenharmony_ci			 * EMA_D[11], EMA_D[12], EMA_D[13],
22462306a36Sopenharmony_ci			 * EMA_D[14], EMA_D[15]
22562306a36Sopenharmony_ci			 */
22662306a36Sopenharmony_ci			0x20 0x11111111  0xffffffff
22762306a36Sopenharmony_ci			/* EMA_A[1], EMA_A[2] */
22862306a36Sopenharmony_ci			0x30 0x01100000  0x0ff00000
22962306a36Sopenharmony_ci		>;
23062306a36Sopenharmony_ci	};
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci&serial2 {
23462306a36Sopenharmony_ci	pinctrl-names = "default";
23562306a36Sopenharmony_ci	pinctrl-0 = <&serial2_rxtx_pins>;
23662306a36Sopenharmony_ci	status = "okay";
23762306a36Sopenharmony_ci};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci&wdt {
24062306a36Sopenharmony_ci	status = "okay";
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci&rtc0 {
24462306a36Sopenharmony_ci	status = "okay";
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci&gpio {
24862306a36Sopenharmony_ci	status = "okay";
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci&sata_refclk {
25262306a36Sopenharmony_ci	status = "okay";
25362306a36Sopenharmony_ci	clock-frequency = <100000000>;
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci&sata {
25762306a36Sopenharmony_ci	status = "okay";
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci&mdio {
26162306a36Sopenharmony_ci	pinctrl-names = "default";
26262306a36Sopenharmony_ci	pinctrl-0 = <&mdio_pins>;
26362306a36Sopenharmony_ci	bus_freq = <2200000>;
26462306a36Sopenharmony_ci	status = "okay";
26562306a36Sopenharmony_ci};
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci&eth0 {
26862306a36Sopenharmony_ci	pinctrl-names = "default";
26962306a36Sopenharmony_ci	pinctrl-0 = <&mii_pins>;
27062306a36Sopenharmony_ci	status = "okay";
27162306a36Sopenharmony_ci};
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci&mmc0 {
27462306a36Sopenharmony_ci	max-frequency = <50000000>;
27562306a36Sopenharmony_ci	bus-width = <4>;
27662306a36Sopenharmony_ci	pinctrl-names = "default";
27762306a36Sopenharmony_ci	pinctrl-0 = <&mmc0_pins>;
27862306a36Sopenharmony_ci	cd-gpios = <&gpio 64 GPIO_ACTIVE_LOW>;
27962306a36Sopenharmony_ci	status = "okay";
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci&i2c0 {
28362306a36Sopenharmony_ci	pinctrl-names = "default";
28462306a36Sopenharmony_ci	pinctrl-0 = <&i2c0_pins>;
28562306a36Sopenharmony_ci	clock-frequency = <100000>;
28662306a36Sopenharmony_ci	status = "okay";
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	tlv320aic3106: tlv320aic3106@18 {
28962306a36Sopenharmony_ci		#sound-dai-cells = <0>;
29062306a36Sopenharmony_ci		compatible = "ti,tlv320aic3106";
29162306a36Sopenharmony_ci		reg = <0x18>;
29262306a36Sopenharmony_ci		adc-settle-ms = <40>;
29362306a36Sopenharmony_ci		ai3x-micbias-vg = <1>;		/* 2.0V */
29462306a36Sopenharmony_ci		status = "okay";
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci		/* Regulators */
29762306a36Sopenharmony_ci		IOVDD-supply = <&vcc_3v3d>;
29862306a36Sopenharmony_ci		AVDD-supply = <&vcc_3v3d>;
29962306a36Sopenharmony_ci		DRVDD-supply = <&vcc_3v3d>;
30062306a36Sopenharmony_ci		DVDD-supply = <&vcc_1v8d>;
30162306a36Sopenharmony_ci	};
30262306a36Sopenharmony_ci};
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci&mcasp0 {
30562306a36Sopenharmony_ci	#sound-dai-cells = <0>;
30662306a36Sopenharmony_ci	pinctrl-names = "default";
30762306a36Sopenharmony_ci	pinctrl-0 = <&mcasp0_pins>;
30862306a36Sopenharmony_ci	status = "okay";
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	op-mode = <0>;   /* DAVINCI_MCASP_IIS_MODE */
31162306a36Sopenharmony_ci	tdm-slots = <2>;
31262306a36Sopenharmony_ci	serial-dir = <   /* 0: INACTIVE, 1: TX, 2: RX */
31362306a36Sopenharmony_ci		0 0 0 0
31462306a36Sopenharmony_ci		0 0 0 0
31562306a36Sopenharmony_ci		0 0 0 0
31662306a36Sopenharmony_ci		0 1 2 0
31762306a36Sopenharmony_ci	>;
31862306a36Sopenharmony_ci	tx-num-evt = <32>;
31962306a36Sopenharmony_ci	rx-num-evt = <32>;
32062306a36Sopenharmony_ci};
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci&usb_phy {
32362306a36Sopenharmony_ci	status = "okay";
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci&usb0 {
32762306a36Sopenharmony_ci	status = "okay";
32862306a36Sopenharmony_ci};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci&usb1 {
33162306a36Sopenharmony_ci	status = "okay";
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci&aemif {
33562306a36Sopenharmony_ci	pinctrl-names = "default";
33662306a36Sopenharmony_ci	pinctrl-0 = <&nand_pins>;
33762306a36Sopenharmony_ci	status = "okay";
33862306a36Sopenharmony_ci	cs3 {
33962306a36Sopenharmony_ci		#address-cells = <2>;
34062306a36Sopenharmony_ci		#size-cells = <1>;
34162306a36Sopenharmony_ci		clock-ranges;
34262306a36Sopenharmony_ci		ranges;
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci		ti,cs-chipselect = <3>;
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci		nand@2000000,0 {
34762306a36Sopenharmony_ci			compatible = "ti,davinci-nand";
34862306a36Sopenharmony_ci			#address-cells = <1>;
34962306a36Sopenharmony_ci			#size-cells = <1>;
35062306a36Sopenharmony_ci			reg = <0 0x02000000 0x02000000
35162306a36Sopenharmony_ci			       1 0x00000000 0x00008000>;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci			ti,davinci-chipselect = <1>;
35462306a36Sopenharmony_ci			ti,davinci-mask-ale = <0>;
35562306a36Sopenharmony_ci			ti,davinci-mask-cle = <0>;
35662306a36Sopenharmony_ci			ti,davinci-mask-chipsel = <0>;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci			ti,davinci-nand-buswidth = <16>;
35962306a36Sopenharmony_ci			ti,davinci-ecc-mode = "hw";
36062306a36Sopenharmony_ci			ti,davinci-ecc-bits = <4>;
36162306a36Sopenharmony_ci			ti,davinci-nand-use-bbt;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci			/*
36462306a36Sopenharmony_ci			 * The OMAP-L132/L138 Bootloader doc SPRAB41E reads:
36562306a36Sopenharmony_ci			 * "To boot from NAND Flash, the AIS should be written
36662306a36Sopenharmony_ci			 * to NAND block 1 (NAND block 0 is not used by default)".
36762306a36Sopenharmony_ci			 * The same doc mentions that for ROM "Silicon Revision 2.1",
36862306a36Sopenharmony_ci			 * "Updated NAND boot mode to offer boot from block 0 or block 1".
36962306a36Sopenharmony_ci			 * However the limitaion is left here by default for compatibility
37062306a36Sopenharmony_ci			 * with older silicon and because it needs new boot pin settings
37162306a36Sopenharmony_ci			 * not possible in stock LCDK.
37262306a36Sopenharmony_ci			 */
37362306a36Sopenharmony_ci			partitions {
37462306a36Sopenharmony_ci				compatible = "fixed-partitions";
37562306a36Sopenharmony_ci				#address-cells = <1>;
37662306a36Sopenharmony_ci				#size-cells = <1>;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci				partition@0 {
37962306a36Sopenharmony_ci					label = "u-boot env";
38062306a36Sopenharmony_ci					reg = <0 0x020000>;
38162306a36Sopenharmony_ci				};
38262306a36Sopenharmony_ci				partition@20000 {
38362306a36Sopenharmony_ci					/* The LCDK defaults to booting from this partition */
38462306a36Sopenharmony_ci					label = "u-boot";
38562306a36Sopenharmony_ci					reg = <0x020000 0x080000>;
38662306a36Sopenharmony_ci				};
38762306a36Sopenharmony_ci				partition@a0000 {
38862306a36Sopenharmony_ci					label = "free space";
38962306a36Sopenharmony_ci					reg = <0x0a0000 0>;
39062306a36Sopenharmony_ci				};
39162306a36Sopenharmony_ci			};
39262306a36Sopenharmony_ci		};
39362306a36Sopenharmony_ci	};
39462306a36Sopenharmony_ci};
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci&prictrl {
39762306a36Sopenharmony_ci	status = "okay";
39862306a36Sopenharmony_ci};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci&memctrl {
40162306a36Sopenharmony_ci	status = "okay";
40262306a36Sopenharmony_ci};
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci&lcdc {
40562306a36Sopenharmony_ci	status = "okay";
40662306a36Sopenharmony_ci	pinctrl-names = "default";
40762306a36Sopenharmony_ci	pinctrl-0 = <&lcd_pins>;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	port {
41062306a36Sopenharmony_ci		lcdc_out_vga: endpoint {
41162306a36Sopenharmony_ci			remote-endpoint = <&vga_bridge_in>;
41262306a36Sopenharmony_ci		};
41362306a36Sopenharmony_ci	};
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci&vpif {
41762306a36Sopenharmony_ci	pinctrl-names = "default";
41862306a36Sopenharmony_ci	pinctrl-0 = <&vpif_capture_pins>;
41962306a36Sopenharmony_ci	status = "okay";
42062306a36Sopenharmony_ci};
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci&dsp {
42362306a36Sopenharmony_ci	memory-region = <&dsp_memory_region>;
42462306a36Sopenharmony_ci	status = "okay";
42562306a36Sopenharmony_ci};
426