162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2021 STMicroelectronics 462306a36Sopenharmony_ci * Author: Alain Volmat <avolmat@me.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci/dts-v1/; 762306a36Sopenharmony_ci#include "stih418.dtsi" 862306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h> 962306a36Sopenharmony_ci/ { 1062306a36Sopenharmony_ci model = "STiH418 B2264"; 1162306a36Sopenharmony_ci compatible = "st,stih418-b2264", "st,stih418"; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci chosen { 1462306a36Sopenharmony_ci stdout-path = &sbc_serial0; 1562306a36Sopenharmony_ci }; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci memory@40000000 { 1862306a36Sopenharmony_ci device_type = "memory"; 1962306a36Sopenharmony_ci reg = <0x40000000 0xc0000000>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci cpus { 2362306a36Sopenharmony_ci cpu@0 { 2462306a36Sopenharmony_ci operating-points-v2 = <&cpu_opp_table>; 2562306a36Sopenharmony_ci /* u-boot puts hpen in SBC dmem at 0xb8 offset */ 2662306a36Sopenharmony_ci cpu-release-addr = <0x94100b8>; 2762306a36Sopenharmony_ci }; 2862306a36Sopenharmony_ci cpu@1 { 2962306a36Sopenharmony_ci operating-points-v2 = <&cpu_opp_table>; 3062306a36Sopenharmony_ci /* u-boot puts hpen in SBC dmem at 0xb8 offset */ 3162306a36Sopenharmony_ci cpu-release-addr = <0x94100b8>; 3262306a36Sopenharmony_ci }; 3362306a36Sopenharmony_ci cpu@2 { 3462306a36Sopenharmony_ci operating-points-v2 = <&cpu_opp_table>; 3562306a36Sopenharmony_ci /* u-boot puts hpen in SBC dmem at 0xb8 offset */ 3662306a36Sopenharmony_ci cpu-release-addr = <0x94100b8>; 3762306a36Sopenharmony_ci }; 3862306a36Sopenharmony_ci cpu@3 { 3962306a36Sopenharmony_ci operating-points-v2 = <&cpu_opp_table>; 4062306a36Sopenharmony_ci /* u-boot puts hpen in SBC dmem at 0xb8 offset */ 4162306a36Sopenharmony_ci cpu-release-addr = <0x94100b8>; 4262306a36Sopenharmony_ci }; 4362306a36Sopenharmony_ci }; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci cpu_opp_table: opp-table { 4662306a36Sopenharmony_ci compatible = "operating-points-v2"; 4762306a36Sopenharmony_ci opp-shared; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci opp00 { 5062306a36Sopenharmony_ci opp-hz = /bits/ 64 <300000000>; 5162306a36Sopenharmony_ci opp-microvolt = <784000>; 5262306a36Sopenharmony_ci }; 5362306a36Sopenharmony_ci opp01 { 5462306a36Sopenharmony_ci opp-hz = /bits/ 64 <500000000>; 5562306a36Sopenharmony_ci opp-microvolt = <784000>; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci opp02 { 5862306a36Sopenharmony_ci opp-hz = /bits/ 64 <800000000>; 5962306a36Sopenharmony_ci opp-microvolt = <784000>; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci opp03 { 6262306a36Sopenharmony_ci opp-hz = /bits/ 64 <1200000000>; 6362306a36Sopenharmony_ci opp-microvolt = <784000>; 6462306a36Sopenharmony_ci }; 6562306a36Sopenharmony_ci opp04 { 6662306a36Sopenharmony_ci opp-hz = /bits/ 64 <1500000000>; 6762306a36Sopenharmony_ci opp-microvolt = <784000>; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci }; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci aliases { 7262306a36Sopenharmony_ci ttyAS0 = &sbc_serial0; 7362306a36Sopenharmony_ci ethernet0 = ðernet0; 7462306a36Sopenharmony_ci }; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci soc { 7762306a36Sopenharmony_ci leds { 7862306a36Sopenharmony_ci compatible = "gpio-leds"; 7962306a36Sopenharmony_ci led-green { 8062306a36Sopenharmony_ci gpios = <&pio1 3 GPIO_ACTIVE_HIGH>; 8162306a36Sopenharmony_ci default-state = "off"; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci pin-controller-sbc@961f080 { 8662306a36Sopenharmony_ci gmac1 { 8762306a36Sopenharmony_ci rgmii1-0 { 8862306a36Sopenharmony_ci st,pins { 8962306a36Sopenharmony_ci rxd0 = <&pio1 4 ALT1 IN DE_IO 300 CLK_A>; 9062306a36Sopenharmony_ci rxd1 = <&pio1 5 ALT1 IN DE_IO 300 CLK_A>; 9162306a36Sopenharmony_ci rxd2 = <&pio1 6 ALT1 IN DE_IO 300 CLK_A>; 9262306a36Sopenharmony_ci rxd3 = <&pio1 7 ALT1 IN DE_IO 300 CLK_A>; 9362306a36Sopenharmony_ci rxdv = <&pio2 0 ALT1 IN DE_IO 300 CLK_A>; 9462306a36Sopenharmony_ci }; 9562306a36Sopenharmony_ci }; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci }; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci }; 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci&ehci0 { 10362306a36Sopenharmony_ci status = "okay"; 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ciðernet0 { 10762306a36Sopenharmony_ci phy-mode = "rgmii"; 10862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_rgmii1 &pinctrl_rgmii1_mdio_1>; 10962306a36Sopenharmony_ci st,tx-retime-src = "clkgen"; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci snps,reset-gpio = <&pio0 7 0>; 11262306a36Sopenharmony_ci snps,reset-active-low; 11362306a36Sopenharmony_ci snps,reset-delays-us = <0 10000 1000000>; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci status = "okay"; 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci&miphy28lp_phy { 11962306a36Sopenharmony_ci phy_port0: port@9b22000 { 12062306a36Sopenharmony_ci st,sata-gen = <2>; /* SATA GEN3 */ 12162306a36Sopenharmony_ci st,osc-rdy; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci&mmc0 { 12662306a36Sopenharmony_ci status = "okay"; 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci&ohci1 { 13062306a36Sopenharmony_ci status = "okay"; 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci&pwm1 { 13462306a36Sopenharmony_ci status = "okay"; 13562306a36Sopenharmony_ci}; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci&sata0 { 13862306a36Sopenharmony_ci status = "okay"; 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci&sbc_serial0 { 14262306a36Sopenharmony_ci status = "okay"; 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci&spifsm { 14662306a36Sopenharmony_ci status = "okay"; 14762306a36Sopenharmony_ci}; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci&st_dwc3 { 15062306a36Sopenharmony_ci status = "okay"; 15162306a36Sopenharmony_ci}; 152