162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2014 STMicroelectronics R&D Limited 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci#include <dt-bindings/clock/stih410-clks.h> 662306a36Sopenharmony_ci/ { 762306a36Sopenharmony_ci /* 862306a36Sopenharmony_ci * Fixed 30MHz oscillator inputs to SoC 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci clk_sysin: clk-sysin { 1162306a36Sopenharmony_ci #clock-cells = <0>; 1262306a36Sopenharmony_ci compatible = "fixed-clock"; 1362306a36Sopenharmony_ci clock-frequency = <30000000>; 1462306a36Sopenharmony_ci clock-output-names = "CLK_SYSIN"; 1562306a36Sopenharmony_ci }; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci clk_tmdsout_hdmi: clk-tmdsout-hdmi { 1862306a36Sopenharmony_ci #clock-cells = <0>; 1962306a36Sopenharmony_ci compatible = "fixed-clock"; 2062306a36Sopenharmony_ci clock-frequency = <0>; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clocks { 2462306a36Sopenharmony_ci #address-cells = <1>; 2562306a36Sopenharmony_ci #size-cells = <1>; 2662306a36Sopenharmony_ci ranges; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci compatible = "st,stih410-clk", "simple-bus"; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci /* 3162306a36Sopenharmony_ci * A9 PLL. 3262306a36Sopenharmony_ci */ 3362306a36Sopenharmony_ci clockgen-a9@92b0000 { 3462306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 3562306a36Sopenharmony_ci reg = <0x92b0000 0x10000>; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci clockgen_a9_pll: clockgen-a9-pll { 3862306a36Sopenharmony_ci #clock-cells = <1>; 3962306a36Sopenharmony_ci compatible = "st,stih407-clkgen-plla9"; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci clocks = <&clk_sysin>; 4262306a36Sopenharmony_ci }; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci /* 4562306a36Sopenharmony_ci * ARM CPU related clocks. 4662306a36Sopenharmony_ci */ 4762306a36Sopenharmony_ci clk_m_a9: clk-m-a9 { 4862306a36Sopenharmony_ci #clock-cells = <0>; 4962306a36Sopenharmony_ci compatible = "st,stih407-clkgen-a9-mux", "st,clkgen-mux"; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci clocks = <&clockgen_a9_pll 0>, 5262306a36Sopenharmony_ci <&clockgen_a9_pll 0>, 5362306a36Sopenharmony_ci <&clk_s_c0_flexgen 13>, 5462306a36Sopenharmony_ci <&clk_m_a9_ext2f_div2>; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci /* 5762306a36Sopenharmony_ci * ARM Peripheral clock for timers 5862306a36Sopenharmony_ci */ 5962306a36Sopenharmony_ci arm_periph_clk: clk-m-a9-periphs { 6062306a36Sopenharmony_ci #clock-cells = <0>; 6162306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 6262306a36Sopenharmony_ci clocks = <&clk_m_a9>; 6362306a36Sopenharmony_ci clock-div = <2>; 6462306a36Sopenharmony_ci clock-mult = <1>; 6562306a36Sopenharmony_ci }; 6662306a36Sopenharmony_ci }; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci clockgen-a@90ff000 { 7062306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 7162306a36Sopenharmony_ci reg = <0x90ff000 0x1000>; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci clk_s_a0_pll: clk-s-a0-pll { 7462306a36Sopenharmony_ci #clock-cells = <1>; 7562306a36Sopenharmony_ci compatible = "st,clkgen-pll0-a0"; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci clocks = <&clk_sysin>; 7862306a36Sopenharmony_ci }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci clk_s_a0_flexgen: clk-s-a0-flexgen { 8162306a36Sopenharmony_ci compatible = "st,flexgen", "st,flexgen-stih410-a0"; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci #clock-cells = <1>; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci clocks = <&clk_s_a0_pll 0>, 8662306a36Sopenharmony_ci <&clk_sysin>; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci clk_s_c0: clockgen-c@9103000 { 9162306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 9262306a36Sopenharmony_ci reg = <0x9103000 0x1000>; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci clk_s_c0_pll0: clk-s-c0-pll0 { 9562306a36Sopenharmony_ci #clock-cells = <1>; 9662306a36Sopenharmony_ci compatible = "st,clkgen-pll0-c0"; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci clocks = <&clk_sysin>; 9962306a36Sopenharmony_ci }; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci clk_s_c0_pll1: clk-s-c0-pll1 { 10262306a36Sopenharmony_ci #clock-cells = <1>; 10362306a36Sopenharmony_ci compatible = "st,clkgen-pll1-c0"; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci clocks = <&clk_sysin>; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci clk_s_c0_quadfs: clk-s-c0-quadfs { 10962306a36Sopenharmony_ci #clock-cells = <1>; 11062306a36Sopenharmony_ci compatible = "st,quadfs-pll"; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci clocks = <&clk_sysin>; 11362306a36Sopenharmony_ci }; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci clk_s_c0_flexgen: clk-s-c0-flexgen { 11662306a36Sopenharmony_ci #clock-cells = <1>; 11762306a36Sopenharmony_ci compatible = "st,flexgen", "st,flexgen-stih410-c0"; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci clocks = <&clk_s_c0_pll0 0>, 12062306a36Sopenharmony_ci <&clk_s_c0_pll1 0>, 12162306a36Sopenharmony_ci <&clk_s_c0_quadfs 0>, 12262306a36Sopenharmony_ci <&clk_s_c0_quadfs 1>, 12362306a36Sopenharmony_ci <&clk_s_c0_quadfs 2>, 12462306a36Sopenharmony_ci <&clk_s_c0_quadfs 3>, 12562306a36Sopenharmony_ci <&clk_sysin>; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci /* 12862306a36Sopenharmony_ci * ARM Peripheral clock for timers 12962306a36Sopenharmony_ci */ 13062306a36Sopenharmony_ci clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s { 13162306a36Sopenharmony_ci #clock-cells = <0>; 13262306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci clocks = <&clk_s_c0_flexgen 13>; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci clock-output-names = "clk-m-a9-ext2f-div2"; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci clock-div = <2>; 13962306a36Sopenharmony_ci clock-mult = <1>; 14062306a36Sopenharmony_ci }; 14162306a36Sopenharmony_ci }; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci clockgen-d0@9104000 { 14562306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 14662306a36Sopenharmony_ci reg = <0x9104000 0x1000>; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci clk_s_d0_quadfs: clk-s-d0-quadfs { 14962306a36Sopenharmony_ci #clock-cells = <1>; 15062306a36Sopenharmony_ci compatible = "st,quadfs-d0"; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci clocks = <&clk_sysin>; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci clk_s_d0_flexgen: clk-s-d0-flexgen { 15662306a36Sopenharmony_ci #clock-cells = <1>; 15762306a36Sopenharmony_ci compatible = "st,flexgen", "st,flexgen-stih410-d0"; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci clocks = <&clk_s_d0_quadfs 0>, 16062306a36Sopenharmony_ci <&clk_s_d0_quadfs 1>, 16162306a36Sopenharmony_ci <&clk_s_d0_quadfs 2>, 16262306a36Sopenharmony_ci <&clk_s_d0_quadfs 3>, 16362306a36Sopenharmony_ci <&clk_sysin>; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci clockgen-d2@9106000 { 16862306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 16962306a36Sopenharmony_ci reg = <0x9106000 0x1000>; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci clk_s_d2_quadfs: clk-s-d2-quadfs { 17262306a36Sopenharmony_ci #clock-cells = <1>; 17362306a36Sopenharmony_ci compatible = "st,quadfs-d2"; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci clocks = <&clk_sysin>; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci clk_s_d2_flexgen: clk-s-d2-flexgen { 17962306a36Sopenharmony_ci #clock-cells = <1>; 18062306a36Sopenharmony_ci compatible = "st,flexgen", "st,flexgen-stih407-d2"; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci clocks = <&clk_s_d2_quadfs 0>, 18362306a36Sopenharmony_ci <&clk_s_d2_quadfs 1>, 18462306a36Sopenharmony_ci <&clk_s_d2_quadfs 2>, 18562306a36Sopenharmony_ci <&clk_s_d2_quadfs 3>, 18662306a36Sopenharmony_ci <&clk_sysin>, 18762306a36Sopenharmony_ci <&clk_sysin>, 18862306a36Sopenharmony_ci <&clk_tmdsout_hdmi>; 18962306a36Sopenharmony_ci }; 19062306a36Sopenharmony_ci }; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci clockgen-d3@9107000 { 19362306a36Sopenharmony_ci compatible = "st,clkgen-c32"; 19462306a36Sopenharmony_ci reg = <0x9107000 0x1000>; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci clk_s_d3_quadfs: clk-s-d3-quadfs { 19762306a36Sopenharmony_ci #clock-cells = <1>; 19862306a36Sopenharmony_ci compatible = "st,quadfs-d3"; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci clocks = <&clk_sysin>; 20162306a36Sopenharmony_ci }; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci clk_s_d3_flexgen: clk-s-d3-flexgen { 20462306a36Sopenharmony_ci #clock-cells = <1>; 20562306a36Sopenharmony_ci compatible = "st,flexgen", "st,flexgen-stih407-d3"; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci clocks = <&clk_s_d3_quadfs 0>, 20862306a36Sopenharmony_ci <&clk_s_d3_quadfs 1>, 20962306a36Sopenharmony_ci <&clk_s_d3_quadfs 2>, 21062306a36Sopenharmony_ci <&clk_s_d3_quadfs 3>, 21162306a36Sopenharmony_ci <&clk_sysin>; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci }; 21462306a36Sopenharmony_ci }; 21562306a36Sopenharmony_ci}; 216