162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2020 thingy.jp.
462306a36Sopenharmony_ci * Author: Daniel Palmer <daniel@thingy.jp>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
962306a36Sopenharmony_ci#include <dt-bindings/clock/mstar-msc313-mpll.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/ {
1262306a36Sopenharmony_ci	#address-cells = <1>;
1362306a36Sopenharmony_ci	#size-cells = <1>;
1462306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci	cpus: cpus {
1762306a36Sopenharmony_ci		#address-cells = <1>;
1862306a36Sopenharmony_ci		#size-cells = <0>;
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci		cpu0: cpu@0 {
2162306a36Sopenharmony_ci			device_type = "cpu";
2262306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
2362306a36Sopenharmony_ci			reg = <0x0>;
2462306a36Sopenharmony_ci			clocks = <&cpupll>;
2562306a36Sopenharmony_ci			clock-names = "cpuclk";
2662306a36Sopenharmony_ci		};
2762306a36Sopenharmony_ci	};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	arch_timer {
3062306a36Sopenharmony_ci		compatible = "arm,armv7-timer";
3162306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2)
3262306a36Sopenharmony_ci				| IRQ_TYPE_LEVEL_LOW)>,
3362306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2)
3462306a36Sopenharmony_ci				| IRQ_TYPE_LEVEL_LOW)>,
3562306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2)
3662306a36Sopenharmony_ci				| IRQ_TYPE_LEVEL_LOW)>,
3762306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2)
3862306a36Sopenharmony_ci				| IRQ_TYPE_LEVEL_LOW)>;
3962306a36Sopenharmony_ci		/*
4062306a36Sopenharmony_ci		 * we shouldn't need this but the vendor
4162306a36Sopenharmony_ci		 * u-boot is broken
4262306a36Sopenharmony_ci		 */
4362306a36Sopenharmony_ci		clock-frequency = <6000000>;
4462306a36Sopenharmony_ci		arm,cpu-registers-not-fw-configured;
4562306a36Sopenharmony_ci	};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	pmu: pmu {
4862306a36Sopenharmony_ci		compatible = "arm,cortex-a7-pmu";
4962306a36Sopenharmony_ci		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
5062306a36Sopenharmony_ci		interrupt-affinity = <&cpu0>;
5162306a36Sopenharmony_ci	};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	clocks: clocks {
5462306a36Sopenharmony_ci		xtal: xtal {
5562306a36Sopenharmony_ci			#clock-cells = <0>;
5662306a36Sopenharmony_ci			compatible = "fixed-clock";
5762306a36Sopenharmony_ci			clock-frequency = <24000000>;
5862306a36Sopenharmony_ci		};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci		rtc_xtal: rtc_xtal {
6162306a36Sopenharmony_ci			#clock-cells = <0>;
6262306a36Sopenharmony_ci			compatible = "fixed-clock";
6362306a36Sopenharmony_ci			clock-frequency = <32768>;
6462306a36Sopenharmony_ci			status = "disabled";
6562306a36Sopenharmony_ci		};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		xtal_div2: xtal_div2 {
6862306a36Sopenharmony_ci			#clock-cells = <0>;
6962306a36Sopenharmony_ci			compatible = "fixed-factor-clock";
7062306a36Sopenharmony_ci			clocks = <&xtal>;
7162306a36Sopenharmony_ci			clock-div = <2>;
7262306a36Sopenharmony_ci			clock-mult = <1>;
7362306a36Sopenharmony_ci		};
7462306a36Sopenharmony_ci	};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	soc: soc {
7762306a36Sopenharmony_ci		compatible = "simple-bus";
7862306a36Sopenharmony_ci		#address-cells = <1>;
7962306a36Sopenharmony_ci		#size-cells = <1>;
8062306a36Sopenharmony_ci		ranges = <0x16001000 0x16001000 0x00007000>,
8162306a36Sopenharmony_ci			 <0x1f000000 0x1f000000 0x00400000>,
8262306a36Sopenharmony_ci			 <0xa0000000 0xa0000000 0x20000>;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci		gic: interrupt-controller@16001000 {
8562306a36Sopenharmony_ci			compatible = "arm,cortex-a7-gic";
8662306a36Sopenharmony_ci			reg = <0x16001000 0x1000>,
8762306a36Sopenharmony_ci			      <0x16002000 0x2000>,
8862306a36Sopenharmony_ci			      <0x16004000 0x2000>,
8962306a36Sopenharmony_ci			      <0x16006000 0x2000>;
9062306a36Sopenharmony_ci			#interrupt-cells = <3>;
9162306a36Sopenharmony_ci			interrupt-controller;
9262306a36Sopenharmony_ci			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2)
9362306a36Sopenharmony_ci					| IRQ_TYPE_LEVEL_LOW)>;
9462306a36Sopenharmony_ci		};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci		riu: bus@1f000000 {
9762306a36Sopenharmony_ci			compatible = "simple-bus";
9862306a36Sopenharmony_ci			reg = <0x1f000000 0x00400000>;
9962306a36Sopenharmony_ci			#address-cells = <1>;
10062306a36Sopenharmony_ci			#size-cells = <1>;
10162306a36Sopenharmony_ci			ranges = <0x0 0x1f000000 0x00400000>;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci			pmsleep: syscon@1c00 {
10462306a36Sopenharmony_ci				compatible = "mstar,msc313-pmsleep", "syscon";
10562306a36Sopenharmony_ci				reg = <0x1c00 0x100>;
10662306a36Sopenharmony_ci			};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci			reboot {
10962306a36Sopenharmony_ci				compatible = "syscon-reboot";
11062306a36Sopenharmony_ci				regmap = <&pmsleep>;
11162306a36Sopenharmony_ci				offset = <0xb8>;
11262306a36Sopenharmony_ci				mask = <0x79>;
11362306a36Sopenharmony_ci			};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci			rtc@2400 {
11662306a36Sopenharmony_ci				compatible = "mstar,msc313-rtc";
11762306a36Sopenharmony_ci				reg = <0x2400 0x40>;
11862306a36Sopenharmony_ci				clocks = <&xtal_div2>;
11962306a36Sopenharmony_ci				interrupts-extended = <&intc_irq GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
12062306a36Sopenharmony_ci			};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci			watchdog@6000 {
12362306a36Sopenharmony_ci				compatible = "mstar,msc313e-wdt";
12462306a36Sopenharmony_ci				reg = <0x6000 0x1f>;
12562306a36Sopenharmony_ci				clocks = <&xtal_div2>;
12662306a36Sopenharmony_ci			};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci			intc_fiq: interrupt-controller@201310 {
13062306a36Sopenharmony_ci				compatible = "mstar,mst-intc";
13162306a36Sopenharmony_ci				reg = <0x201310 0x40>;
13262306a36Sopenharmony_ci				#interrupt-cells = <3>;
13362306a36Sopenharmony_ci				interrupt-controller;
13462306a36Sopenharmony_ci				interrupt-parent = <&gic>;
13562306a36Sopenharmony_ci				mstar,irqs-map-range = <96 127>;
13662306a36Sopenharmony_ci			};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci			intc_irq: interrupt-controller@201350 {
13962306a36Sopenharmony_ci				compatible = "mstar,mst-intc";
14062306a36Sopenharmony_ci				reg = <0x201350 0x40>;
14162306a36Sopenharmony_ci				#interrupt-cells = <3>;
14262306a36Sopenharmony_ci				interrupt-controller;
14362306a36Sopenharmony_ci				interrupt-parent = <&gic>;
14462306a36Sopenharmony_ci				mstar,irqs-map-range = <32 95>;
14562306a36Sopenharmony_ci				mstar,intc-no-eoi;
14662306a36Sopenharmony_ci			};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci			l3bridge: l3bridge@204400 {
14962306a36Sopenharmony_ci				compatible = "mstar,l3bridge";
15062306a36Sopenharmony_ci				reg = <0x204400 0x200>;
15162306a36Sopenharmony_ci			};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci			mpll: mpll@206000 {
15462306a36Sopenharmony_ci				compatible = "mstar,msc313-mpll";
15562306a36Sopenharmony_ci				#clock-cells = <1>;
15662306a36Sopenharmony_ci				reg = <0x206000 0x200>;
15762306a36Sopenharmony_ci				clocks = <&xtal>;
15862306a36Sopenharmony_ci			};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci			cpupll: cpupll@206400 {
16162306a36Sopenharmony_ci				compatible = "mstar,msc313-cpupll";
16262306a36Sopenharmony_ci				reg = <0x206400 0x200>;
16362306a36Sopenharmony_ci				#clock-cells = <0>;
16462306a36Sopenharmony_ci				clocks = <&mpll MSTAR_MSC313_MPLL_DIV2>;
16562306a36Sopenharmony_ci			};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci			gpio: gpio@207800 {
16862306a36Sopenharmony_ci				#gpio-cells = <2>;
16962306a36Sopenharmony_ci				reg = <0x207800 0x200>;
17062306a36Sopenharmony_ci				gpio-controller;
17162306a36Sopenharmony_ci				#interrupt-cells = <2>;
17262306a36Sopenharmony_ci				interrupt-controller;
17362306a36Sopenharmony_ci				interrupt-parent = <&intc_fiq>;
17462306a36Sopenharmony_ci				status = "disabled";
17562306a36Sopenharmony_ci			};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci			pm_uart: serial@221000 {
17862306a36Sopenharmony_ci				compatible = "ns16550a";
17962306a36Sopenharmony_ci				reg = <0x221000 0x100>;
18062306a36Sopenharmony_ci				reg-shift = <3>;
18162306a36Sopenharmony_ci				interrupts-extended = <&intc_irq GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
18262306a36Sopenharmony_ci				clock-frequency = <172000000>;
18362306a36Sopenharmony_ci				status = "disabled";
18462306a36Sopenharmony_ci			};
18562306a36Sopenharmony_ci		};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci		imi: sram@a0000000 {
18862306a36Sopenharmony_ci			compatible = "mmio-sram";
18962306a36Sopenharmony_ci			reg = <0xa0000000 0x10000>;
19062306a36Sopenharmony_ci		};
19162306a36Sopenharmony_ci	};
19262306a36Sopenharmony_ci};
193